# VC Verification IP I2C UVM User Guide

Version O-2018.12, December 2018



# **Copyright Notice and Proprietary Information**

© 2018 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### Disclaimer

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at http://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043 www.synopsys.com

# **Contents**

| Contents                                                   | 3  |
|------------------------------------------------------------|----|
| Preface                                                    | 7  |
| About This Guide                                           |    |
| Guide Organization                                         |    |
| Web Resources                                              |    |
| Customer Support                                           |    |
| Chapter 1                                                  |    |
| Introduction                                               | Q  |
| 1.1 Product Overview                                       |    |
| 1.2 Language and Simulator Support                         |    |
| 1.3 Features Supported                                     |    |
| 1.3.1 Protocol Features                                    |    |
| 1.3.2 Verification Features                                |    |
| 1.3.3 Methodology Features                                 |    |
|                                                            |    |
| Chapter 2                                                  |    |
| Installation and Setup                                     |    |
| 2.1 Verifying Hardware Requirements                        | 13 |
| 2.2 Verifying Software Requirements                        | 13 |
| 2.2.1 Platform/OS and Simulator Software                   |    |
| 2.2.2 SCL Software                                         |    |
| 2.2.3 Other Third-Party Software                           | 14 |
| 2.3 Preparing for Installation                             |    |
| 2.4 Downloading and Installing                             |    |
| 2.4.1 Downloading From EST (Download Center)               |    |
| 2.4.2 Downloading Using FTP With a Web Browser             |    |
| 2.5 Setting Up a Testbench Design Directory                |    |
| 2.6 Licensing Information                                  |    |
| 2.6.1 Controlling License Usage                            |    |
| 2.6.2 License Polling                                      |    |
| 2.6.3 Simulation License Suspension                        |    |
| 2.7 Environment Variable and Path Settings                 |    |
| 2.8 Determining Your Model Version                         |    |
| 2.9 Integrating an I2C Verification IP into Your Testbench |    |
| 2.9.1 Creating a Testbench Design Directory                |    |
| 2.9.2 Running the Example with +incdir+                    |    |
| 2.9.3 Getting Help on Example Run/make Scripts             |    |
| 2.9.4 The dw vip setup Utility                             |    |

| Chapter 3                                                                    |                                      |
|------------------------------------------------------------------------------|--------------------------------------|
| General Concepts                                                             |                                      |
| 3.1 Introduction to UVM                                                      |                                      |
| 3.2 I2C VIP Components                                                       |                                      |
| 3.2.1 Master Agent                                                           |                                      |
| 3.2.2 Slave Agent                                                            |                                      |
| 3.2.3 System Environment                                                     |                                      |
| 3.3 I2C VIP User Interface                                                   |                                      |
| 3.3.1 Configuration Objects                                                  |                                      |
| 3.3.2 Transaction Objects                                                    |                                      |
| 3.3.3 Analysis Ports                                                         |                                      |
| 3.3.4 Interfaces and Modports                                                |                                      |
| 3.3.5 Events                                                                 |                                      |
| 3.4 Functional Coverage                                                      |                                      |
| 3.4.1 Built-In Coverage                                                      |                                      |
| 3.4.2 Coverage Callback Classes                                              |                                      |
| 3.4.3 Enabling the Built-In Coverage                                         | 40                                   |
| 3.5 Exceptions                                                               | 40                                   |
| 3.6 Callbacks                                                                |                                      |
| 3.6.1 Master Agent Callbacks                                                 | 42                                   |
| 3.6.2 Slave Agent Callbacks                                                  | 43                                   |
| 3.7 Sequence Collection                                                      | <b>4</b> 3                           |
| 3.8 Protocol Checks                                                          |                                      |
| 3.9 Verification Planner                                                     |                                      |
| 3.10 Source Code Visibility                                                  | 44                                   |
| Chapter 4                                                                    |                                      |
| Verification Topologies                                                      | 45                                   |
| 4.1 Master DUT and Slave VIP                                                 |                                      |
| 4.2 Slave DUT and Master VIP                                                 |                                      |
| 4.3 System DUT and Passive VIP                                               |                                      |
| 4.4 System DUT With a Mix of Active and Passive VIP                          |                                      |
| 4.4 System DO1 With a winx of Active and I assive vii                        | , , , , , , , , , , <del>, , ,</del> |
| Chapter 5                                                                    |                                      |
| Using I2C Verification IP                                                    |                                      |
| Chapter 6                                                                    |                                      |
| Usage Notes                                                                  | 53                                   |
| 6.1 Master Transaction Properties                                            |                                      |
| 6.2 Slave Transaction Properties                                             |                                      |
| 6.3 Configuring the I2C VIP With Different Frequencies                       |                                      |
| 6.3.1 Operating Frequency                                                    |                                      |
| 6.3.2 Variables and Defines                                                  |                                      |
| 6.3.3 Example of the Fast Speed Mode, 300kHz Frequencies With 0 Offset Value |                                      |
| 6.4 Timing Parameters                                                        |                                      |
| 6.4.1 Standard-Speed Mode                                                    |                                      |
| 6.4.2 Fast-Speed Mode                                                        |                                      |
| 6.4.3 Fast-Mode Plus                                                         |                                      |
| 6.4.4 High-Speed Mode                                                        |                                      |
| 6.5 Clock Stretching                                                         |                                      |
| 0                                                                            |                                      |

| 6.5.1 Clock Stretching With a Random Value                                     |     |
|--------------------------------------------------------------------------------|-----|
| 6.5.2 Clock Stretching With a User-Defined Value                               |     |
| 6.5.3 Configurable Clock Stretching                                            |     |
| 6.6 Blocking Slave                                                             |     |
| 6.7 User-Defined Directed Data Generation                                      | 83  |
| 6.8 Verification Topology                                                      | 84  |
| 6.9 Glitch Insertion and Rejection                                             | 86  |
| 6.10 EEPROM Mode of Slave                                                      |     |
| 6.10.1 Write Operation                                                         | 91  |
| 6.10.2 Read Operation                                                          | 92  |
| 6.11 Bus Clear                                                                 |     |
| 6.12 FM Plus for Master Code in HS Mode                                        |     |
| 6.13 Mixed Speed Support                                                       | 94  |
| 6.14 Event Pool                                                                |     |
| 6.15 Analysis Port for Byte Level Data Transmission                            |     |
| 6.16 Changing Driving Strength of SCL Line from VIP                            | 98  |
| 6.17 Changing Driving strength of SDA Line from VIP                            |     |
| 6.18 Essential Requirements                                                    |     |
| 6.19 I2C UVM Scenario Reference Guide                                          |     |
| 6.20 SMBUS Configuration                                                       | 103 |
| 6.20.1 PEC Error Insertion Example                                             | 106 |
| 6.20.2 Analysis Port Usage                                                     |     |
| 6.20.3 ARP Process                                                             |     |
| 6.21 Exceptions Use Model                                                      |     |
| 6.22 Configuration Based Timing Parameters Check                               | 116 |
| 6.23 Tolerance Value Control                                                   |     |
| 6.24 Arbitration                                                               |     |
| 6.25 Clock Synchronization Feature in Accordance With the I2C Spec Version 3.0 |     |
| 6.26 Configuration Based run Time Checks                                       |     |
| 6.27 Macro Based Delay Between Back To Back Transaction With Repeated Start    |     |
| Chapter 7 Frequently Asked Questions                                           | E 6 |
|                                                                                |     |
| Chapter 8                                                                      |     |
| VIP Tools                                                                      |     |
| 8.1 Using Native Protocol Analyzer for Debugging                               |     |
| 8.1.1 Introduction                                                             |     |
| 8.1.2 Prerequisites                                                            |     |
| 8.1.3 Invoking Protocol Analyzer                                               |     |
| 8.1.4 Documentation                                                            |     |
| 8.1.5 Limitations                                                              |     |
| Chapter 9                                                                      |     |
| Troubleshooting                                                                | 87  |
| 9.1 Enabling Traffic logs                                                      |     |
| 9.2 Setting Verbosity Levels                                                   |     |
| 9.2.1 Setting Verbosity in the Testbench                                       |     |
| 9.2.2 Setting Verbosity During Runtime                                         |     |
| 9.3 Protocol Analyzer                                                          | 90  |

#### Contents

| Appendix A                                            |    |
|-------------------------------------------------------|----|
| Reporting Problems                                    | 91 |
| A.1 Introduction                                      | 91 |
| A.2 Debug Automation                                  | 91 |
| A.3 Enabling and Specifying Debug Automation Features | 91 |
| A.4 Debug Automation Outputs                          | 93 |
| A.5 FSDB File Generation                              | 93 |
| A.5.1 VCS                                             | 94 |
| A.5.2 Questa                                          | 94 |
| A.5.3 Incisive                                        | 94 |
| A.6 Initial Customer Information                      | 94 |
| A.7 Sending Debug Information to Synopsys             | 94 |
| A.8 Limitations                                       |    |

# **Preface**

#### **About This Guide**

This guide contains installation, setup, and usage material for VC VIP for I2C on the Universal Verification Methodology (UVM). This guide is for design or verification engineers who want to verify I2C operations using a UVM testbench written in SystemVerilog. Readers are assumed to be familiar with I2C, Object-Oriented Programming (OOP), SystemVerilog, and UVM techniques.

### **Guide Organization**

The chapters of this user guide are organized as follows:

- ♦ Chapter 1, "Introduction", introduces the I2C VIP and its features.
- Chapter 2, "Installation and Setup", describes system requirements and provides instructions on how to install, configure, and begin using the I2C VIP.
- Chapter 3, "General Concepts", introduces the I2C VIP within a UVM environment and describes the data objects and components that comprise the VIP.
- ❖ Chapter 4, "Verification Topologies", describes the topologies to verify Master, Slave and interconnect DUT.
- Chapter 5, "Using I2C Verification IP", shows how to install and run a getting started example.
- Chapter 6, "Usage Notes", covers the properties of Master transactions and Slave transactions.
- Chapter 7, "Frequently Asked Questions", covers the frequently asked questions on the I2C protocol.
- Chapter 8, "VIP Tools", describes the VIP tools supported by I2C.
- Chapter 9, "Troubleshooting", provides some useful information that can help you to troubleshoot common issues that you may encounter while using the I2C VIP.
- Appendix A, "Reporting Problems", outlines the process for working through and reporting I2C VIP issues.

#### **Web Resources**

- Documentation through SolvNet: <a href="https://solvnet.synopsys.com">https://solvnet.synopsys.com</a> (Synopsys password required)
- Synopsys Common Licensing (SCL): http://www.synopsys.com/keys

# **Customer Support**

For Customer Support, perform any of the following tasks:

- Enter a call through SolvNet:
  - ◆ Go to http://solvnet.synopsys.com/EnterACall and click **Open A Support Case** to enter a call.
  - ◆ Provide the requested information, including:
    - Product: Verification IP
       Sub Product 1: I2C SVT
       Product Version: O-2018.09
    - ♦ Fill in the remaining fields according to your environment and your issue
    - ♦ If applicable, provide the information noted in Appendix A, "Reporting Problems" on page 91
- Send an e-mail message to support\_center@synopsys.com
  - ♦ Include Product name, Sub-Product name, and Product Version as discussed previously.
  - If applicable, provide the information noted in Appendix A, "Reporting Problems" on page 91.
- Telephone your local support center:
  - North America:
     Call 1-800-245-8005 from 7 AM to 5:30 PM Pacific time, Monday through Friday
  - All other countries:
     http://www.synopsys.com/support/support\_ctr

# Introduction

The Synopsys I2C verification IP supports the verification of SoC designs that include interfaces implementing I2C specification. This document describes the use of the VIP in testbenches that comply with the SystemVerilog UVM. This approach leverages advanced verification technologies and tools that provide the following features:

- Protocol functionality and abstraction
- Constrained random verification
- Functional coverage
- Rapid creation of complex tests
- ❖ Modular testbench architecture that provides maximum reuse, scalability, and modularity
- Proven verification approach and methodology
- Transaction-level models
- Self-checking tests
- Object-oriented interface that allows OOP techniques

Refer the Synopsys I2C VIP class reference HTML documentation, which is installed at the following location:

\$DESIGNWARE\_HOME/vip/svt/i2c\_svt/latest/doc/i2c\_svt\_uvm\_class\_reference/html/index.html

This chapter consists of the following sections:

- "Product Overview" on page 10
- "Language and Simulator Support" on page 10
- "Features Supported" on page 11

#### 1.1 Product Overview

I2C UVM VIP is a suite of UVM-based verification components that are compatible for use with SystemVerilog-compliant testbenches. The I2C VIP suite simulates I2C transactions through active agents, as defined by I2C specifications (Version 2.1 and the fast-mode plus-speed feature of Version 3.0).

The VIP provides an I2C System environment that contains Master agents and Slave agents. The Master and Slave agents support all functionality normally associated with active and passive UVM components, including the creation of transactions, checking and reporting the protocol correctness, transaction logging, and functional coverage. After instantiating the system environment, you can configure agents in the active or passive mode to create an environment that verifies I2C features in the DUT.

Master agents and Slave agents can also be used in the stand-alone mode, that is, they can be instantiated in the testbench directly without the system environment.

# 1.2 Language and Simulator Support

The Synopsys I2C VIP suite supports the following languages and simulators:

- ◆ Languages
  - ♦ SystemVerilog
- ♦ Methodologies and Simulators

For details about methodologies and simulators, refer to the I2C VIP Release Notes from the following location:

\$DESIGNWARE\_HOME/vip/svt/i2c\_svt/latest/doc/i2c\_svt\_release\_notes.pdf.

## 1.3 Features Supported

This section consists of the following sub-sections:

- ◆ "Protocol Features" on page 11
- ♦ "Verification Features" on page 11
- ◆ "Methodology Features" on page 12

#### 1.3.1 Protocol Features

The I2C VIP currently supports the following protocol functions:

- ♦ All the features of Version 2.1 and the fast-mode plus-speed feature of Version 3.0
- ◆ Standard-mode, Fast-mode, Fast-mode plus, and High speed
- ♦ Multi-Master and Multi-Slave configurations
- ♦ Address modes: 7-bit Slave address and 10-bit address
- ♦ General call address
- ◆ Start byte
- ♦ Arbitration
- ♦ Repeated start or stop

#### 1.3.2 Verification Features

The I2C VIP currently supports the following verification functions:

- ◆ Configurability for the master agent and the slave agent
- ♦ Built-in protocol checks
- ◆ Exceptions (Error injection)
- ♦ Sequence collection
- ♦ Built-in functional coverage
- ♦ Verification planner
- ♦ Source code visibility
- ◆ Event-pool support to access events
- ◆ The I2C VIP slave configuration: As generic I2C Slave or as I2C EEPROM Slave, NACK response enabling
- ◆ The I2C VIP master transaction features are as follows:
  - ♦ Configurable delay between consecutive transactions
  - Configurable number of retries in case of not getting an ACK from the slave
  - ♦ Enable or disable the retry mechanism in case of NACK from the slave
  - Configurable timing values

- ♦ Ease-of-use Features includes the following features:
  - ♦ Protocol Analyzer support for debug
  - A basic-level example and an intermediate example to illustrate the use of the VIP in SystemVerilog
  - ♦ The HTML documentation for the VIP classes
  - ♦ A quickstart guide for a basic-level example

### 1.3.3 Methodology Features

The I2C VIP currently supports the following methodology functions:

- ◆ The VIP is organized as the I2C System environment, which includes the set of master agents and slave agents.
- ◆ Analysis ports for connecting master or slave agents to subscribers, such as Scoreboard and coverage collectors.
- ◆ Callbacks for the master agent and the slave agent

# Installation and Setup

This chapter leads you through the installing and setting up the I2C VIP. After completing this checklist, the provided example testbench will be operational and the I2C VIP will be ready to use.

This chapter consists of the following major steps:

- "Verifying Hardware Requirements" on page 13
- "Verifying Software Requirements" on page 13
- "Preparing for Installation" on page 14
- "Downloading and Installing" on page 15
- "Setting Up a Testbench Design Directory" on page 17
- "Licensing Information" on page 18
- "Environment Variable and Path Settings" on page 19
- "Determining Your Model Version" on page 20
- "Integrating an I2C Verification IP into Your Testbench" on page 20

# 2.1 Verifying Hardware Requirements

The I2C VIP requires the following configuration for Solaris or Linux workstation:

- ♦ 400 MB available disk space for installation
- ♦ 16 GB Virtual Memory recommended
- ◆ FTP anonymous access to ftp.synopsys.com (optional)

# 2.2 Verifying Software Requirements

The I2C VIP is qualified for use with the certain versions of platforms and simulators. This section lists the software required by the I2C VIP and consists of the following sub-sections:

- ◆ "Platform/OS and Simulator Software" on page 14
- ◆ "SCL Software" on page 14
- ◆ "Other Third-Party Software" on page 14

#### 2.2.1 Platform/OS and Simulator Software

**Platform/OS and VCS**: You need the versions of your platform/OS and simulator that have been qualified for use.

For more details, refer I2C Release Notes.

#### 2.2.2 SCL Software

The Synopsys Common Licensing (SCL) software provides the licensing function for the I2C VIP. For details on acquiring the SCL software, see the installation instructions in "Licensing Information" on page 18.

#### 2.2.3 Other Third-Party Software

Following is the list of other third party software:

- ◆ Adobe Acrobat: The I2C VIP documents are available in Acrobat PDF files. Adobe Acrobat Reader is available for free from <a href="http://www.adobe.com">http://www.adobe.com</a>.
- ◆ HTML Browser: The I2C VIP includes a class-reference documentation in HTML that supports the following browser/platform combinations:
  - ♦ Microsoft Internet Explorer 6.0 or later (Windows)
  - ♦ Firefox 1.0 or later (Windows and Linux)
  - ♦ Netscape 7.x (Windows and Linux)

# 2.3 Preparing for Installation

Perform the following steps to prepare for installation:

- a. Set  ${\tt DESIGNWARE\_HOME}$  to the absolute path where the Synopsys I2C VIP is to be installed:
  - setenv DESIGNWARE\_HOME absolute\_path\_to\_designware\_home
- b. Ensure that your environment and PATH variables are set correctly, including the following:
  - ♦ DESIGNWARE\_HOME/bin The absolute path as described in the previous step.
  - ♦ LM\_LICENSE\_FILE The absolute path to a file that contains the license keys for your third-party tools. Also, include the absolute path to the third-party executable in your PATH variable.
    - % setenv LM\_LICENSE\_FILE <my\_license\_file|port@host>
  - ♦ SNPSLMD\_LICENSE\_FILE The absolute path to a file that contains the license keys for the SCL software or the port@host reference to this file.
    - % setenv SNPSLMD\_LICENSE\_FILE \$LM\_LICENSE\_FILE
      <my\_Synopsys\_license\_file|port@host>
  - ♦ DW\_LICENSE\_FILE The absolute path to a file that contains the license keys for VIP product software or the port@host reference to this file.
    - % setenv DW\_LICENSE\_FILE <my\_VIP\_license\_file | port@host>

# 2.4 Downloading and Installing

You can download software from the Download center using either HTTPS or FTP, or with a command-line FTP session. If you do not know your Synopsys SolvNet password or you do not remember it, go to <a href="http://solvnet.synopsys.com">http://solvnet.synopsys.com</a>.

You require the passive mode of FTP. The passive command toggles between the passive and active mode. If your FTP utility does not support the passive mode, use HTTP. For additional information, refer to the following web page:

https://www.synopsys.com/apps/protected/support/EST-FTP\_Accelerator\_Help\_Page.html



The Electronic Software Transfer (EST) system only displays products that your site is entitled to download. If the product you are looking for is not available, contact <a href="mailto:est-ext@synopsys.com">est-ext@synopsys.com</a>.

This section consists of the following sub-sections:

- ◆ "Downloading From EST (Download Center)" on page 15
- ◆ "Downloading Using FTP With a Web Browser" on page 16

#### 2.4.1 Downloading From EST (Download Center)

- a. Point your web browser to http://solvnet.synopsys.com.
- b. Enter your Synopsys SolvNet Username and Password.
- c. Click the Sign In button.
- d. Make the following selections on SolvNet to download the .run file of the VIP (See Figure 2-1).
  - i. Downloads tab
  - ii. VC VIP Library product releases
  - iii. <release version>
  - iv. Download Here button
  - v. Yes, I Agree to the Above Terms button
  - vi. Download . run file for the VIP

Figure 2-1 SolvNet Selections for VIP Download



- e. Set the DESIGNWARE\_HOME environment variable to a path where you want to install the VIP.
  - % setenv DESIGNWARE\_HOME VIP\_installation\_path
- f. Execute the .run file by invoking its filename. The VIP is unpacked and all files and directories are installed under the path specified by the DESIGNWARE\_HOME environment variable. The .run file can be executed from any directory. The important step is to set the DESIGNWARE\_HOME environment variable before executing the .run file.

### 2.4.2 Downloading Using FTP With a Web Browser

Follow Step a to Step e of Section 2.4.1 and then perform the following steps:

- a. Click the **Download via FTP** link instead of the **Download Here** button.
- b. Click the Click Here To Download button.
- c. Select the file(s) that you want to download.
- d. Follow browser prompts to select a destination location.

# 2.5 Setting Up a Testbench Design Directory

A design directory is where the I2C VIP is set up for use in a testbench. The dw\_vip\_setup utility is provided as design directory is required for using VIP.

The dw\_vip\_setup utility allows you to create the design directory (design\_dir), which contains the VIP components, support files (include files), and examples (if any). Add a specific version of the I2C VIP from DESIGNWARE\_HOME to a design directory.

For a complete description of dw\_vip\_setup, see "The dw\_vip\_setup Utility" on page 24.

The following models are provided with the I2C VIP:

- ♦ i2c\_master\_agent\_svt
- ♦ i2c\_slave\_agent\_svt

Use the following command to create a design directory and add a model to be used in a testbench:

```
%$DESIGNWARE_HOME/bin/dw_vip_setup -path design_dir -a(dd) <modell> -svtb

For example, %$DESIGNWARE_HOME/bin/dw_vip_setup -path design_dir -a i2c_master_agent_svt
-svtb

Or
%$DESIGNWARE_HOME/bin/dw_vip_setup -path design_dir -a(dd) <modell> <model2>
<model3> -svtb

For example, %$DESIGNWARE_HOME/bin/dw_vip_setup -path design_dir -a i2c_master_agent_svt
i2c_slave_agent_svt -svtb
Or
%$DESIGNWARE_HOME/bin/dw_vip_setup -path design_dir -a(dd) -model_list
<input_file_containing_models_one_per_line> -svtb

For example, %$DESIGNWARE_HOME/bin/dw_vip_setup -path design_dir -a -model_list
<filelist> -svtb

cat filelist:
i2c_master_agent_svt
```

After running the above command, the model files are installed at the following location:

```
<design_dir>/include and <design_dir>/src
```



i2c\_slave\_agent\_svt

You need to specify the pointer to these installed directories on Simulator analyze or compile-options.

### 2.6 Licensing Information

The I2C VIP uses the Synopsys Common Licensing (SCL) software to control its usage. You can find general SCL information from the following link,

http://www.synopsys.com/keys

The I2C VIP uses a licensing mechanism that is enabled by the following license features:

VIP-I3C-SVT

or

❖ VIP-I2C-SVT

or

VIP-PROTOCOL-SVT

or

#### VIP-SOC-LIBRARY-SVT

Only one license is consumed per simulation session, irrespective of how many VIP products are instantiated in the design.

The licensing key must reside in the files that are indicated by specific environment variables. For information about setting these licensing environment variables, see "Environment Variable and Path Settings" on page 19.

The Synopsys I2C VIP uses a licensing mechanism that is enabled by the following license feature:

This section consists of the following sub-sections:

- ◆ "Controlling License Usage" on page 18
- ♦ "License Polling" on page 19
- ◆ "Simulation License Suspension" on page 19

#### 2.6.1 Controlling License Usage

You can control which license is used, using the DW\_LICENSE\_OVERRIDE environment variable, as follows:

◆ To use only the VIP-I2C-SVT license, set DW\_LICENSE\_OVERRIDE to VIP-I2C-SVT

If DW\_LICENSE\_OVERRIDE is set to a value and the corresponding feature is not available, a license error message is issued.

#### 2.6.2 License Polling

If you request a license and none are available, License Polling allows your request to exist until a license is available instead of exiting immediately. To control License Polling, use the DW\_WAIT\_LICENSE environment variable in the following way:

- ◆ To enable License Polling, set the DW\_WAIT\_LICENSE environment variable to 1.
- ◆ To disable License Polling, unset the DW\_WAIT\_LICENSE environment variable. By default, license polling is disabled.

#### 2.6.3 Simulation License Suspension

All the Verification IP products support License Suspension. The simulators that support License Suspension allows the model to check-in its license token while the simulator is suspended and then checkout the license token when the simulation is resumed.



This capability is simulator-specific; All simulators do not support license check-in during License Suspension.

## 2.7 Environment Variable and Path Settings

The following environment variables and path settings are required by the I2C UVM VIP verification models:

- ◆ DESIGNWARE\_HOME: The absolute path to where the VIP is installed.
- ♦ DW\_LICENSE\_FILE The absolute path to file that contains the license keys for the VIP product software or the port@host reference to this file.
- SNPSLMD\_LICENSE\_FILE: The absolute path to file(s) that contains the license keys for Synopsys software (VIP and/or other Synopsys Software tools) or the port@host reference to this file.

#### **∡** Note

For faster license checkout of Synopsys VIP software please ensure to place the desired license files at the front of the list of arguments to <code>SNPSLMD\_LICENSE\_FILE</code>.

LM\_LICENSE\_FILE: The absolute path to a file that contains the license keys for both Synopsys software and/or your third-party tools.

#### **Note**

The Synopsys VIP License can be set in either of the 3 license variables mentioned above with the order of precedence for checking the variables being:

DW\_LICENSE\_FILE -> SNPSLMD\_LICENSE\_FILE -> LM\_LICENSE\_FILE, but also note If DW\_LICENSE\_FILE environment variable is enabled, VIP will ignore SNPSLMD\_LICENSE\_FILE and LM\_LICENSE\_FILE settings.

Hence to get the most efficient Synopsys VIP license checkout performance, set the DW\_LICENSE\_FILE with only the License servers which contain Synopsys VIP licenses. Also, include the absolute path to the third party executable in your PATH variable.

#### **Simulator-Specific Settings**

Your simulation environment and PATH variables must be set as required to support your simulator.

# 2.8 Determining Your Model Version

The following steps describes how to check your model version:



Verification IP products are released and versioned by the suite and not by the individual model. The version number of a model indicates the suite version.

- ◆ To determine the versions of VIP models installed in your \$DESIGNWARE\_HOME tree, use the following setup utility:
  - % \$DESIGNWARE\_HOME/bin/dw\_vip\_setup -i home
- ◆ To determine the versions of VIP models in your design directory, use the following setup utility:
  - % \$DESIGNWARE\_HOME/bin/dw\_vip\_setup -p design\_dir\_path -i design

# 2.9 Integrating an I2C Verification IP into Your Testbench

After installing VIP, use the following procedures to set up VIP for use in testbenches:

- ◆ "Creating a Testbench Design Directory" on page 20
- ◆ "The dw\_vip\_setup Utility" on page 24

#### 2.9.1 Creating a Testbench Design Directory

A design directory contains a version of VIP that is set up and ready to use in a testbench. The dw\_vip\_setup utility is used to create the design directories. For more information on dw\_vip\_setup, see "The dw\_vip\_setup Utility" on page 24.

A design directory gives you the control over the version of VIP in your testbench as it is isolated from the DESIGNWARE\_HOME installation. You can use dw\_vip\_setup to update the VIP in your design directory. Figure 2-2 shows this process and the contents of a design directory.

**\$DESIGNWARE\_HOME** dw\_vip\_setup Sets UP VIP for Testbench design\_directory .dw\_vip.cfg examples include src <example 1> <sim script> <example\_n>

Figure 2-2Design Directory Created by dw\_vip\_setup

A design directory contains the following sub-directories:

examples Each VIP includes example testbenches. The dw\_vip\_setup utility adds

> them in this directory, along with a script for simulation. If an example testbench is specified on the command line, this directory contains all the files

required for model, suite, and system testbenches.

include The language-specific include files that contain the critical information for VIP

models. This directory is specified in simulator command lines.

The VIP-specific include files (not used by all VIP). This directory may be src

specified in simulator command lines.

.dw\_vip.cfg A database of all the VIP models used in the testbench. The dw\_vip\_setup

utility reads this file to rebuild or recreate a design setup.

Do not modify this file because dw\_vip\_setup depends on the original content.

#### 2.9.2 Running the Example with +incdir+

In the current setup, you install the VIP under DESIGNWARE\_HOME followed by creation of a design directory which contains the versioned VIP files. With every newer version of the already installed VIP requires the design directory to be updated. This results in:

- Consumption of additional disk space
- Increased complexity to apply patches

The new alternative approach of directly pulling in all the files from DESIGNWARE\_HOME eliminates the need for design directory creation. VIP version control is now in the command line invocation.

The following code snippet shows how to run the basic example from a script:

```
cd <testbench_dir>/examples/sverilog/i2c_svt/tb_i2c_svt_uvm_basic_sys/
// To run the example using the generated run script with +incdir+
./run_i2c_svt_uvm_basic_sys -verbose -incdir <testname> vcsvlog
```

For example, the following compile log snippet shows the paths and defines set by the new flow to use VIP files right out of DESIGNWARE\_HOME instead of design\_dir.

```
vcs -1 ./logs/compile.log -q -Mdir=./output/csrc
+define+DESIGNWARE INCDIR=<DESIGNWARE HOME> \
+define+SVT LOADER UTIL ENABLE DWHOME INCDIRS
+incdir+<DESIGNWARE_HOME>/vip/svt/i2c_svt/<vip_version>/sverilog/include \
-ntb opts uvm -full64 -sverilog +define+UVM DISABLE AUTO ITEM RECORDING
+define+UVM PACKER MAX BYTES=1500000 \
+define+UVM NO DEPRECATED -timescale=100ps/100ps \
+lint=none +define+SVT UVM TECHNOLOGY +define+SYNOPSYS SV
+incdir+<testbench_dir>/examples/sverilog/ethernet_svt/tb_i2c_svt_uvm_basic_sys/. \
+incdir+<testbench_dir>/examples/sverilog/ethernet_svt/tb_i2c_svt_uvm_basic_sys/../
../env \
+incdir+<testbench_dir>/examples/sverilog/ethernet_svt/tb_i2c_svt_uvm_basic_sys/../
env \
+incdir+<testbench_dir>/examples/sverilog/ethernet_svt/tb_i2c_svt_uvm_basic_sys/
env \
+incdir+<testbench_dir>/examples/sverilog/ethernet_svt/tb_i2c_svt_uvm_basic_sys/
dut \
+incdir+<testbench dir>/examples/sverilog/ethernet svt/tb i2c svt uvm basic sys/
hdl_interconnect \
+incdir+<testbench_dir>/examples/sverilog/ethernet_svt/tb_i2c_svt_uvm_basic_sys/
lib \
+incdir+<testbench_dir>/examples/sverilog/ethernet_svt/tb_i2c_svt_uvm_basic_sys/
tests \
-o ./output/simvcssvlog -f top files -f hdl files
```



For VIPs with dependency, include the +incdir+ for each dependent VIP.

#### 2.9.3 Getting Help on Example Run/make Scripts

1. Invoke the run script with no switches, as in:

```
usage: run i2c svt uvm async 2X2 sys
run_i2c_svt_uvm_basic_program_sys
run_i2c_svt_uvm_basic_sys
run_i2c_svt_uvm_cci_sys
run_i2c_svt_uvm_cfg_validator
run_i2c_svt_uvm_disable_vip
run_i2c_svt_uvm_intermediate_sys
run_i2c_svt_uvm_multi_master_multi_slave
run_i2c_svt_uvm_multiplication_factor_sys
run_smbus_svt_uvm_basic_sys
[-32] [-incdir] [-verbose] [-debug_opts] [-waves] [-clean] [-nobuild] [-
buildonly] [-norun] [-pa] <test name> <simulator>
where
       <test name> is one of: the tests included in tests folder of the test
bench
<simulator> is one of: vcsvlog mtivlog ncvlog
-32 forces 32-bit mode on 64-bit machines
-incdir use DESIGNWARE HOME include files instead of design directory
-verbose enable verbose mode during compilation
-debug_opts enable debug mode for VIP technologies that support this option
-waves [fsdb|verdi|dump] enables waves dump and optionally opens viewer (VCS only)
-seed run simulation with specified seed value
-clean clean simulator generated files
-nobuild skip simulator compilation
-buildonly exit after simulator build
-norun only echo commands (do not execute)
-pa invoke Verdi after execution
```

#### 2. Invoke the make file with help switch as in:

```
gmake help
Usage: gmake USE_SIMULATOR=<simulator> [VERBOSE=1] [DEBUG=1] [FORCE_32BIT=1]
[WAVES=fsdb|verdi|dump] [NOBUILD=1] [PA=1] [<test name> ...]
Valid simulators are: vcsvlog mtivlog ncvlog
Valid scenarios are: tests included in tests folder of the test bench
```

# 3 Note

You must have PA installed if you use the -pa or PA=1 switches.

#### 2.9.4 The dw\_vip\_setup Utility

The dw\_vip\_setup utility provides the following features:

- ◆ Adds, removes, or updates VIP models in a design directory
- ◆ Adds example testbenches to a design directory, the VIP models they use (if necessary), and creates a script for simulating the testbench using any of the supported simulators
- ◆ Restores (cleans) example testbench files to their original state
- ◆ Reports information about your installation or design directory, including version information
- ◆ Supports Protocol Analyzer (PA)
- ◆ Supports the FSDB wave format

This section consists of the following sub-sections:

- ◆ "Setting Environment Variables" on page 24
- ◆ "The dw\_vip\_setup Command" on page 24

#### 2.9.4.1 Setting Environment Variables

Before running dw\_vip\_setup, the DESIGNWARE\_HOME environment must point to the location where the VIP is installed.

#### 2.9.4.2 The dw\_vip\_setup Command

From the command prompt, invoke dw\_vip\_setup. The dw\_vip\_setup command checks command-line argument syntax and makes sure that the requested input files exist. The general form of the command is as follows:

```
% dw_vip_setup [-p[ath] directory] switch (model [-v[ersion] latest | version_no])
or
% dw_vip_setup [-p[ath] directory] switch -m[odel_list] filename
where,
[-p[ath] directory] The optional -path argument specifies the path to your design directory.
When omitted, dw_vip_setup uses the current working directory.
switch The switch argument defines the dw_vip_setup operation.
```

Table 2-1 lists the switches and their applicable sub-switches.

**Table 2-1Setup Program Switch Descriptions** 

| Switch                                                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -a[dd] (model [-v[ersion] version])                         | Adds the specified model or models to the specified design directory or current working directory. If you do not specify a version, the latest version is assumed. The model names are as follows:  • i2c_master_agent_svt  • i2c_slave_agent_svt  The -add switch makes dw_vip_setup to build suite libraries from the same suite as the specified models, and to copy the other necessary files from \$DESIGNWARE_HOME.                            |
| -r[emove] model                                             | Removes all versions of the specified model or models from the design. The dw_vip_setup program does not attempt to remove any include files used solely by the specified model or models. The model names are as follows:  • i2c_master_agent_svt  • i2c_slave_agent_svt                                                                                                                                                                            |
| -u[pdate] (model<br>[-v[ersion] version])                   | Updates to the specified model version for the specified model or models. The dw_vip_setup script updates to the latest models when you do not specify a version. The model names are as follows:  • i2c_master_agent_svt  • i2c_slave_agent_svt  The -update switch causes dw_vip_setup to build suite libraries from the same suite as the specified models, and to copy the other necessary files from \$DESIGNWARE_HOME.                         |
| -e[xample] {scenario   model/scenario} [-v[ersion] version] | The dw_vip_setup script configures a testbench example for a single model or a system testbench for a group of models. The program creates a simulator run program for all the supported simulators.  If you specify a scenario (or system) example testbench, the models needed for the testbench are included automatically and do not need to be specified in the command.  Note: Use the -info switch to list all the available system examples. |
| -ntb                                                        | Not supported.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| -svtb                                                       | Use this switch to set up models and example testbenches for SystemVerilog UVM. The resulting design directory is streamlined and can only be used in SystemVerilog simulations.                                                                                                                                                                                                                                                                     |
| -c[lean] {scenario   model/scenario}                        | Cleans the specified scenario/testbench in either the design directory (as specified by the -path switch) or the current working directory. This switch deletes all files in the specified directory, then restores all Synopsys-created files to their original contents.                                                                                                                                                                           |

**Table 2-1Setup Program Switch Descriptions (Continued)** 

| Switch                                                              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -i/nfo design I home[: <pre>home[:<meth odology="">]]]</meth></pre> | Generate an informational report on a design directory or VIP installation. design: If the '-info design' switch is specified, the tool displays product and version content within the specified design directory to standard output. This output can be captured and used as a modellist file for input to this tool to create another design directory with the same content.  home: If the '-info home' switch is specified, the tool displays product, version, and example content within the VIP installation to standard output. Optional filter fields can also be specified such as <pre>product&gt;</pre> , <version>, and <methodology> delimited by colons (:). An error will be reported if a nonexistent or invalid filter field is specified. Valid methodology names include: OVM, RVM, UVM, VMM and VLOG.</methodology></version> |
| <b>-h</b> [elp]                                                     | Returns a list of valid dw_vip_setup switches and the correct syntax.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| model                                                               | The I2C VIP models are as follows:  • i2c_master_agent_svt  • i2c_slave_agent_svt  The <i>model</i> argument defines the model or models that dw_vip_setup acts upon. This argument is not needed with the -info or -help switches. All switches that require the <i>model</i> argument may also use a model list. You may specify a version for each listed <i>model</i> , using the -version option. If omitted, dw_vip_setup uses the latest version. The -update switch ignores <i>model</i> version information.                                                                                                                                                                                                                                                                                                                               |
| -m[odel_list] filename                                              | Specifies a file name, which contains a list of suite names to be added, updated, or removed from the design directory. This switch is valid during the following switch operations; for example, -add, -update, or -remove. The -m/odel_list switch displays one model name per line and each model includes a version selector. The default version is the latest. This switch is optional, but the filename argument is required whenever mentioned. Lines in the file starting with the pound symbol (#) are ignored.  model_name [-v version] -or- # Comments                                                                                                                                                                                                                                                                                  |
| -s/uite_list <filename></filename>                                  | Specifies a file name, which contains a list of suite names to be added, updated, or removed from the design directory. This switch is valid during the following switch operations; for example, -add, -update, or -remove. The -s/uite_list switch displays one suite name per line and each suite includes a version selector. The default version is the latest. This switch is optional, but the filename argument is required whenever mentioned. Lines in the file starting with the pound symbol (#) are ignored.                                                                                                                                                                                                                                                                                                                           |
| -b/ridge                                                            | Updates the specified design directory to reference the current DESIGNWARE_HOME installation. All product versions contained in the design directory must also exist in the current DESIGNWARE_HOME installation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

**Table 2-1Setup Program Switch Descriptions (Continued)** 

| Switch                       | Description                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -pa                          | Enables the run scripts and Makefiles generated by dw_vip_setup to support PA. If this switch is enabled, and the testbench example produces XML files, PA will be launched and the XML files will be read at the end of the example execution.  For run scripts, specify -pa.  For Makefiles, specify -pa = 1.                                                                                                                         |
| -waves                       | Enables the run scripts and Makefiles generated by dw_vip_setup to support the fsdb waves option. To support this capability, the testbench example must generate an FSDB file when compiled with the WAVES Verilog macro set to fsdb, that is, +define+WAVES=\"fsdb\". If a .fsdb file is generated by the example, the Verdi nWave viewer will be launched. For run scripts, specify -waves fsdb.  For Makefiles, specify WAVES=fsdb. |
| -doc                         | Creates a doc directory in the specified design directory which is populated with symbolic links to the DESIGNWARE_HOME installation for documents related to the given model or example being added or updated.                                                                                                                                                                                                                        |
| -methodology <name></name>   | When specified with -doc, only documents associated with the specified methodology name are added to the design directory. Valid methodology names include: OVM, RVM, UVM, VMM, and VLOG.                                                                                                                                                                                                                                               |
| -сору                        | When specified with -doc, documents are copied into the design directory, not linked.                                                                                                                                                                                                                                                                                                                                                   |
| -simulator <vendor></vendor> | When used with the <code>-example</code> switch, only simulator flows associated with the specified vendor are supported with the generated run script and Makefile. <b>Note</b> : Currently the vendors VCS, MTI, and NCV are supported.                                                                                                                                                                                               |



The dw\_vip\_setup utility treats all lines beginning with "#" as comments.

# **General Concepts**

This chapter introduces the I2C VIP within a UVM environment and describes the data objects and components that comprise the VIP. This chapter assumes that you are familiar with SystemVerilog.

This chapter consists of the following sections:

- "Introduction to UVM" on page 29
- "I2C VIP Components" on page 30
- "I2C VIP User Interface" on page 32
- "Functional Coverage" on page 38
- "Exceptions" on page 40
- "Callbacks" on page 41
- "Sequence Collection" on page 43
- "Protocol Checks" on page 43
- "Verification Planner" on page 44
- ❖ "Source Code Visibility" on page 44

#### 3.1 Introduction to UVM

UVM is an object-oriented approach. It provides a blueprint for building testbenches using the constrained random verification. In addition, the resulting structure supports Directed testing. This chapter describes the data objects that support higher structures which comprise the I2C VIP.

This chapter assumes that you are familiar with SystemVerilog and UVM. For more information, see the following:

- ◆ For the IEEE SystemVerilog standard, refer the following:
  - ♦ IEEE Standard for SystemVerilog Unified Hardware Design, Specification, and Verification Language
- ◆ For essential reference guides describing UVM as it is represented in SystemVerilog, see http://www.accellera.org/.

**General Concepts UVM User Guide** 

#### 3.2 **I2C VIP Components**

This section describes the following I2C VIP components:

- "Master Agent" on page 30
- "Slave Agent" on page 31
- "System Environment" on page 31

#### 3.2.1 Master Agent

Master Agent encapsulates Master sequencer, Master driver, and Monitor. The agent can be configured to operate either in the active mode or in the passive mode. You can run user-defined sequences on Master sequencer.

VC VIP I2C

Master agent is configured using the agent configuration, which is available in the System configuration.

Within Master agent, Master Driver gets transactions from Master Sequencer. Master Driver then drives the I2C transactions on the I2C port. After an I2C transaction on the bus is complete, the completed sequence item is provided to the analysis port of Monitor for use by the testbench.

Figures 3-1 shows the usage with standalone master agent.



Figure 3-1Usage With Standalone Master Agent

#### 3.2.2 Slave Agent

Slave Agent encapsulates Slave Sequencer, Slave Driver, and Port Monitor. Slave Agent is configured using the agent configuration, which is available in the System configuration.

The response from Slave Agent can be configured by executing slave transactions on Slave Agent. For the details on the types of responses that can be configured by slave transactions, see the Transaction Objects section.

Figures 3-2 shows the usage with standalone slave agent.



Figure 3-2Usage With Standalone Slave Agent

# 3.2.3 System Environment

The I2C system environment encapsulates master agents, slave agents, the system configuration, and the system sequencer. The system environment can be easily configured to have up to 16 slave agents and 16 master agents. This section discusses the following sub-sections:

- ♦ "System Configuration" on page 31
- ♦ "System Sequencer" on page 32

For more details about master agents and slave agents, see the Master Agent section and the Slave Agent section respectively.

#### 3.2.3.1 System Configuration

The number of configured master and slave agents is based on the system configuration. In the build phase, the system environment builds master agents and slave agents. After master and slave agents

are built, they are configured by the system environment using the agent configuration information available in the system configuration.

Figures 3-3 shows the usage with the system environment.



Figure 3-3Usage With System Environment

#### 3.2.3.2 System Sequencer

I2C System sequencer is a virtual sequencer with references to each Master and Slave sequencers in the system. The sequencer is created in the build phase of the system environment. The System configuration is provided to System Sequencer. System Sequencer is used to synchronize between the sequencers in Master and Slave agents.

#### 3.3 I2C VIP User Interface

The following sections give an overview of the user interface into the I2C VIP:

- ◆ "Configuration Objects" on page 33
- ◆ "Transaction Objects" on page 34
- ◆ "Analysis Ports" on page 35
- "Interfaces and Modports" on page 36
- ◆ "Events" on page 36

#### 3.3.1 Configuration Objects

Configuration data objects convey the system-level and port-level testbench configuration. The configuration of agents is done in the build() phase of an environment or a testcase.

The configuration data objects contain built-in constraints, which come into effect when the configuration objects are randomized.

The I2C VIP defines the following configuration classes:

◆ System Configuration (svt\_i2c\_system\_configuration)

The System configuration class contains the configuration information, which is applicable across the entire system. The system-level configuration parameters can be specified through this class. The system configuration needs to be provided to the system environment from the environment or the testcase. The system configuration mainly specifies the following:

- ♦ The number of master and slave agents in the system environment
- Configurations for master and slave agents
- ♦ Virtual top-level I2C interface
- ◆ Agent Configuration (svt\_i2c\_agent\_configuration)

The agent configuration class contains the configuration information, which is applicable to individual I2C master or slave agents in the system environment. Some of the important information provided by the agent configuration class is as follows:

- ♦ Common configuration attributes for Master and Slave agents are as follows:
  - ♦ Active or Passive mode of the Master/Slave port agent
  - Enable or disable protocol checks
  - Enable or disable transaction or toggle coverage
  - ♦ The agent configuration contains the virtual interface for the port
  - ♦ Timing parameter values
  - Agent id
  - ♦ Speed mode
  - ♦ Enable or disable Protocol Analyzer (PA)
  - ♦ Enable or disable Monitor log
- ♦ Master agent-specific configuration attributes are as follows:
  - ♦ Master code
- ◆ Slave agent-specific configuration attributes are as follows:
  - ♦ Enable 7/10-bit addressing
  - ♦ Enable response to the general call
  - ♦ Slave address
  - ♦ Slave type: Generic Slave or EEPROM Slave

The port configuration objects within the system configuration object are created in the constructor of the system configuration.

For details on individual members of configuration classes, refer to the I2C VIP class reference HTML documentation:

\$DESIGNWARE\_HOME/vip/svt/i2c\_svt/latest/doc/i2c\_svt\_uvm\_class\_reference/html/index.html

#### 3.3.2 Transaction Objects

Transaction objects, which extends from the uvm\_sequence\_item base class, define a unit of the I2C protocol information that is passed across the bus. The attributes of transaction objects are public and are accessed directly for setting and getting values. Most transaction attributes can be randomized. Transaction objects represent the desired activity to be simulated on the bus, or the actual bus activity that was monitored.

I2C transaction data objects store data content and the protocol execution information for I2C transactions in terms of the timing details of transactions.

These data objects extend from the uvm\_sequence\_item base class and implement all methods specified by UVM for that class.

I2C transaction data objects are used to perform the following:

- ♦ Generate random and directed stimulus
- ♦ Report observed transactions
- ♦ Collect Functional coverage statistics

Class properties are public and accessed directly to set and read values. Transaction data objects support randomization and provide built-in constraints. It provides the following two set of constraints:

- ◆ The valid\_ranges constraints limit generated values to those acceptable to drivers. These constraints ensure basic VIP operation and should never be disabled.
- ◆ The reasonable\_\* constraints, which can be disabled individually or as a block, limit the simulation by doing the following:
  - ♦ Enforcing the protocol. These constraints are typically enabled unless errors are injected in the simulation.
  - ♦ Setting simulation boundaries. Disabling these constraints may slow the simulation and introduce system memory issues.

The VIP supports extending transaction data classes for customizing randomization constraints. This allows you to disable some reasonable\_\* constraints and replace them with constraints appropriate to your system.

Individual reasonable\_\* constraints map to independent fields, each of which can be disabled. The class provides the reasonable\_constraint\_mode() method to enable or disable the blocks of reasonable\_\* constraints.

The I2C VIP defines the following transaction classes:

◆ I2C Base transaction (svt\_i2c\_transaction)

This is the base transaction type, which contains all the physical attributes of a transaction, such as cmd\_type(write/read/general call), slave address, and data, etc.

◆ I2C Master transaction (svt\_i2c\_master\_transaction)

The master transaction class extends from the I2C transaction base class, namely, svt\_i2c\_transaction and has properties to specify the following:

- ♦ If Master has to dump the current transaction or retry if it loses arbitration.
- ♦ Master to enable 10 -bit addressing.
- Master has to arbitrate for the current transaction. Master waits till a START condition is generated by other master on the bus.
- ❖ Time interval between the completion of a transaction to the start of next transaction.
- ♦ Number of times Master will try to complete current transaction in case of not getting an not getting an ACK from slave or when it loses arbitration.
- ♦ If Master has to abort the current transaction or retry in case of NACK from Slave.
- ♦ Byte to be sent as a second byte after the General Call address.
- ♦ If Master has to send a START byte at the beginning of a transaction.
- ♦ If Master has to generate the repeated START (Sr) or a STOP (P)
- ◆ I2C Slave transaction (svt\_i2c\_slave\_transaction)

The slave transaction class extends from the I2C transaction base class, namely svt\_i2c\_transaction. Slave transactions only configure the response behavior of a Slave agent and these transactions are not seen on the I2C bus. Slave transaction has the following properties to configure the following responses from the slave agent:

- ♦ If Slave has to respond with a NACK.
- ♦ The number of times Slave has to respond with NACK.
- ♦ Data byte number for which Slave should send NACK.
- ♦ Duration to hold the SCL line low when Master transmits the slave address.
- ♦ Duration to hold the SCL line low after every byte transmitted by Master.
- Duration to hold the SCL line low when it receives or transmits the data byte.

For details on the individual members of transaction classes, refer to the I2C VIP class reference HTML documentation:

\$DESIGNWARE\_HOME/vip/svt/i2c\_svt/doc/i2c\_svt\_uvm\_class\_reference/html/index.html

#### 3.3.3 Analysis Ports

In active as well as passive mode of operation of the master or slave agent, you can use the analysis port for connecting to the scoreboard, or for any other purpose, where a transaction object, that is, svt\_i2c\_transaction for the completed transaction is required.

The monitor in the agent provides an analysis port. At the end of a transaction, the monitor within the agent provides the completed svt\_i2c\_transaction object from its analysis port.

The analysis ports for transmit and receive ports are as follows:

♦ svt\_i2c\_master\_monitor::xact\_observed\_port

♦ svt\_i2c\_slave\_monitor::xact\_observed\_port

#### 3.3.4 Interfaces and Modports

SystemVerilog models signal connections using interfaces and modports. Interfaces define the set of signals, which make up a port connection. Modports define the collection of signals for a given port, the direction of the signals, and the clock with respect to which these signals are driven and sampled.

The I2C VIP provides the SystemVerilog interface, which can be used to connect the VIP to the DUT. Synopsys defines the top-level interface, svt\_i2c\_if.

The top-level interface is contained in the system configuration class. The top-level interface is specified to the system configuration class using the svt\_i2c\_system\_configuration::set\_if method. This interface is also passed to Master and Slave agents.

The port interface, svt\_i2c\_if, contains the following modports, which you should use to connect the VIP to the DUT:

- ♦ svt\_i2c\_master\_modport: This modport is used by the driver inside the master agent.
- ♦ svt\_i2c\_slave\_modport: This modport is used by the driver inside the slave agent.
- svt\_i2c\_monitor\_modport: This modport is used by monitor component inside the master and slave agents.

#### 3.3.5 **Events**

Events that are available from Master agent's driver are as follows:

- event\_mst\_start\_generated: Signals the START condition from Master
- event\_mst\_stop\_generated: Signals the STOP condition from Master
- ♦ event\_mst\_ack\_generated: Signals generating ACK from Master
- event\_mst\_nack\_generated: Signals generating NACK from Master
- ♦ event\_mst\_ack\_received: Signals receiving ACK by Master
- event\_mst\_nack\_received: Signals receiving NACK by Master
- ♦ event\_mst\_repeated\_start\_generated: Signals the REPEATED START condition
- event\_mst\_start\_byte\_transmited: Signals START BYTE from Master
- event\_mst\_general\_call\_addr\_sent: Signals the GENERAL CALL command address sent from Master
- ♦ event\_mst\_general\_call\_sec\_byte\_sent: Signals the GENERAL CALL command second byte sent from Master
- ♦ event\_mst\_arbitration\_loss\_detected: Signals losing arbitration by Master

Events that are available from Slave agent's driver are as follows:

event\_slv\_start\_detected: Signals the START detection by Slave

- ◆ event\_slv\_stop\_detected: Signals the STOP detection by Slave
- ◆ event\_slv\_ack\_received: Signals receiving ACK by Slave
- ♦ event\_slv\_nack\_received: Signals receiving NACK by Slave
- ♦ event\_slv\_ack\_generated: Signals generating ACK from Slave
- ♦ event\_slv\_nack\_generated: Signals generating NACK from Slave

Events that are available from Monitor inside Master and Slave agents are as follows

- event\_mon\_start\_condition: Signals the START condition from Master
- event\_mon\_stop\_condition: Signals the STOP condition from Master
- event\_mon\_ack\_received: Signals receiving ACK on the bus
- ♦ event\_mon\_nack\_received: Signals receiving NACK on the bus
- ♦ event\_mon\_start\_byte: Signals START BYTE from Master
- ♦ event\_mon\_gen\_call: Signals the GENERAL CALL command from Master
- ♦ event\_mon\_slave\_add\_7\_b: Signals 7-bit slave address from Master
- ♦ event\_mon\_slave\_add\_10\_b: Signals 10-bit slave address from Master
- ♦ event\_mon\_get\_packet: Signals receiving a data byte on the bus
- ♦ event\_mon\_repeated\_start\_condition: Signals the REPEATED START condition

You can access events by cross-module reference. For example:

◆ To access the event\_mst\_start\_generated event in the master agent's driver, use the following code snippet:

```
{\tt test\_top.Master.Master.if\_master.event\_mst\_start\_generated} \\ where,
```

- ♦ test\_top is the top-level module.
- ♦ test\_top.Master is an instance of the svt\_i2c\_master\_wrapper module.
- ◆ To access the event\_slv\_start\_detected event in the slave agent's driver, use the following code snippet:

```
test_top.Slave.Slave.if_slave.event_slv_start_detected where,
```

- ♦ test\_top is the top-level module.
- ♦ test\_top.Slave is an instance of the svt\_i2c\_slave\_wrapper module.
- ◆ To access the event\_mon\_start\_condition event in the master agent's monitor, use the following code snippet:

```
test_top.Master.Master.monitor_master.if_mon.event_mon_start_condition where,
```

- ♦ test\_top is the top-level module.
- ♦ test\_top.Master is an instance of the svt\_i2c\_master\_wrapper module.

◆ To access the event\_mon\_start\_condition event in the slave agent's monitor, use the following code snippet:

 ${\tt test\_top.Slave.Slave.monitor\_slave.if\_mon.event\_mon\_start\_condition} \\ {\tt where,}$ 

- ♦ test\_top is the top-level module.
- ♦ test\_top.Slave is an instance of the svt\_i2c\_slave\_wrapper module.

# 3.4 Functional Coverage

This section consists of the following sub-sections:

- ♦ "Built-In Coverage" on page 38
- ◆ "Coverage Callback Classes" on page 38
- ◆ "Enabling the Built-In Coverage" on page 40

#### 3.4.1 Built-In Coverage

The I2C SVT VIP provides the following types of built-in coverage:

- ◆ "Transaction-Based Coverage" on page 38
- ◆ "Toggle-Based Coverage" on page 38
- ◆ "Pattern-Based Coverage" on page 38

For more details on covergroups, refer to the I2C SVT VIP class reference HTML document.

#### 3.4.1.1 Transaction-Based Coverage

The transaction-based coverage is a coverage collection based on the properties of transactions generated by the I2C master and the I2C slave.

#### 3.4.1.2 Toggle-Based Coverage

The toggle-based coverage is a signal-level coverage. The toggle coverage provides the baseline information that a system is connected properly and that a higher-level coverage or compliance failures are not simply the result of connectivity issues. The toggle coverage answers the question whether a bit changes from a value of 0 to 1 and back from 1 to 0. This type of coverage does not show every value of a multi-bit vector but it measures that all the individual bits of a multi-bit vector toggle.

#### 3.4.1.3 Pattern-Based Coverage

It covers the pattern-based specific scenarios for the type of command (Write followed by Read followed by General call) and addressing modes (7-bit addressing followed by 10-bit addressing), etc.

## 3.4.2 Coverage Callback Classes

This section consists of the following sub-sections:

- ◆ "Coverage Data Callback" on page 39
- ♦ "Coverage Callback" on page 39
- ◆ "Toggle Coverage Data Callback" on page 39
- ◆ "Toggle Coverage Callback" on page 40

#### 3.4.2.1 Coverage Data Callback

This callback class defines the default data and event information that are used to implement coverage groups. This class also includes the implementation of coverage methods that respond to coverage requests by setting the coverage data and triggering coverage events. This implementation does not include coverage groups.

The naming convention uses def\_cov\_data in class names for easy identification of these classes. The def\_cov\_data callback classes extend from the monitor callback class, that is svt\_i2c\_master\_monitor\_callback. For example, the coverage data callback class name of the master monitor is svt\_i2c\_master\_monitor\_def\_cov\_data\_callbacks.

The following are the callback methods, which are implemented for sampling coverage:

♦ master\_xact\_observed\_cov

#### 3.4.2.2 Coverage Callback

This callback class includes default covergroups based on data and events defined in the data class.

The naming convention uses def\_cov in class names for easy identification of these classes. The def\_cov callback classes extend from the coverage data callback class, that is svt\_i2c\_master\_monitor\_def\_cov\_data\_callbacks. The coverage callback class that implements default covergroups is svt\_i2c\_master\_monitor\_def\_cov\_callbacks.

#### 3.4.2.3 Toggle Coverage Data Callback

This callback class defines the toggle data and event information that are used to implement coverage groups. This class also includes implementations of the coverage methods that respond to the coverage requests by setting the coverage data and triggering the coverage events. This implementation does not include coverage groups.

The naming convention uses def\_toggle\_cov\_data in class names for easy identification of these classes. The def\_toggle\_cov\_data callback classes extend from the monitor callback class, that is svt\_i2c\_monitor\_callback. The toggle coverage data callback class name is svt\_i2c\_monitor\_def\_toggle\_cov\_data\_callback.

The following methods are implemented for sampling the toggle coverage:

- ♦ recognize\_scl\_sda\_samples
- ◆ sample\_scl\_sda\_toggle\_bit\_cov

#### 3.4.2.4 Toggle Coverage Callback

This callback class extends from the toggle coverage data callback class. This callback class includes built-in covergroups based on data and events defined in the data class.

The naming convention uses toggle\_def\_cov in class names for easy identification of these classes. The toggle coverage callback class implementing built-in covergroups is svt\_i2c\_monitor\_toggle\_def\_cov\_callback.

#### 3.4.3 Enabling the Built-In Coverage

You can enable the default functional coverage by setting the coverage\_enable attribute in the configuration class, svt\_i2c\_agent\_configuration, to '1'. To disable the coverage, set the attribute to '0'. By default, the coverage is disabled.

# 3.5 Exceptions

Exceptions are errors that are introduced into a transaction for the purpose of testing the DUT and to check its response in error scenarios. This can be done for master transactions as well as for slave transactions.

Exceptions for master transactions are as follows:

Table 3-1

| Exception Macros                    | Des                                                           |
|-------------------------------------|---------------------------------------------------------------|
| DATA_SIZE_LESS_THAN_8_BIT_ERROR     | /**< Data byte with less than 8 bits is transmitted*/         |
| SETUP_TIME_VIOLATION_FOR_STOP_ERROR | /**< Setup time for stop violated*/                           |
| SETUP_TIME_VIOLATION_FOR_DATA_ERROR | /**< Setup time for data violated*/                           |
| HOLD_TIME_VIOLATION_FOR_START_ERROR | /**< Hold time for start violated*/                           |
| HOLD_TIME_VIOLATION_FOR_DATA_ERROR  | /**< Hold time for data violated*/                            |
| INVALID_TBUF_TIME_ERROR             | /**< Tbuf time violated*/                                     |
| INVALID_HIGH_CLK_DURATION_ERROR     | /**< SCL High Time violated*/                                 |
| INVALID_LOW_CLK_DURATION_ERROR      | /**< SCL Low Time violated*/                                  |
| MASTER_CODE_NOT_SENT_IN_HS_ERROR    | /**< Master doesnot send master code in HS mode*/             |
| NO_OP_ERROR                         | /**< This error kind selects no error*/                       |
| ACK_ON_LAST_READ_ERROR              | /**< Master sends ACK on the last read byte instead of NACK*/ |
| NACK_ON_RANDOM_READ_BYTE_ERROR      | /**< Master, at random, responds with NACK on any read byte*/ |

Table 3-1

| Exception Macros             | Des                                                                                   |
|------------------------------|---------------------------------------------------------------------------------------|
| START_STOP_ERROR             | /**< Master generates START condition, immediately followed by STOP condition*/       |
| ACK_FOR_MASTER_CODE_HS_ERROR | /**< Master generates ACK for MASTER CODE (instead of NACK)*/                         |
| MISSING_START_ERROR          | /**< Master starts transaction without START condition*/                              |
| ABORT_TRANS_RANDOM_ERROR     | /**< Master aborts transaction randomly*/                                             |
| STOP_IN_BYTE                 | /**< Master generates STOP in the middle of command or write data byte*/              |
| FALSE_STOP_BEFORE_START      | /**< Master generates 'n' number of STOP conditions, where minimum value of n is 1*/  |
| START_FOLLOWED_BY_START      | /**< Master generates 'n' number of START conditions, where minimum value of n is 1*/ |
| START_IN_BYTE                | /**< Master generates START in the middle of command or write data byte*/             |

The following is the Exception for slave transactions and their description:

Table 3-2

| Exception Slaves                | Description                            |
|---------------------------------|----------------------------------------|
| SETUP_TIME_VIOLATION_DATA_ERROR | /** Setup time for data violated*/     |
| HOLD_TIME_VIOLATION_DATA_ERROR  | /**Hold time for data violated*/       |
| SEND_ACK_FOR_START_BYTE_ERROR   | /** Ack sent for Start Byte*/          |
| NO_OP_ERROR                     | /** This error kind selects no error*/ |

The detailed use model of different exceptions are mentioned "Exceptions Use Model" on page 113. For more details on exceptions, refer to the I2C SVT VIP class reference HTML document.

## 3.6 Callbacks

Callbacks are an access mechanism that enable the insertion of user-defined code and allow access to objects for scoreboarding and functional coverage. Each Master and Slave agent is associated with a callback class that contains a set of callback methods. These methods are called as a part of the normal flow of a procedural code. There are the following differences between callback methods and other methods that set them apart:

- ◆ Callbacks are virtual methods with no initial code, so they do not provide any functionality unless they are extended. The exception to this rule is that some of the callback methods for functional coverage already contain a default implementation of a coverage model.
- ◆ The callback class is accessible to you, so the class can be extended. Including the testbench-specific extensions of default callback methods, the testbench-specific variables and methods control the behavior of supported callbacks in the testbench.
- ◆ Callbacks are called within the sequential flow at places where an external access is useful. In addition, the arguments to methods include the references to relevant data objects. For example, just before a monitor puts a transaction object into an analysis port is a good point to sample for functional coverage since the object reflects the activity that just happened on pins. A callback at this point with an argument referencing the transaction object allows this exact scenario.
- ◆ There is no need to invoke callback methods for the callbacks that are not extended. To avoid a loss of performance, callbacks are not executed by default. To execute callback methods, you must register the callback class with the component using the `uvm\_register\_cb macro.

The I2C SVT VIP uses callbacks in the following three main applications:

- ♦ Access for functional coverage
- ♦ Access for scoreboarding
- ♦ Insertion of the user-defined code

This section consists of the following sub-sections:

- "Master Agent Callbacks" on page 42
- ◆ "Slave Agent Callbacks" on page 43

For more details on callbacks, refer to the I2C SVT VIP class reference HTML document.

# 3.6.1 Master Agent Callbacks

In the master agent, the callback methods are called by Master driver and Master monitor components. The following callback classes, which contain the callback methods are invoked by the master agent:

- ♦ svt i2c master callback
- ♦ svt\_i2c\_master\_monitor\_callback

For details of these classes, refer to the following I2C SVT VIP class reference HTML documentation:

\$DESIGNWARE\_HOME/vip/svt/i2c\_svt/latest/doc/i2c\_svt\_uvm\_class\_reference/html/class \_svt\_i2c\_master\_callback.html and

\$DESIGNWARE\_HOME/vip/svt/i2c\_svt/latest/doc/i2c\_svt\_uvm\_class\_reference/html/class\_svt\_i
2c\_master\_monitor\_callback.html

#### 3.6.2 Slave Agent Callbacks

In the slave agent, the callback methods are called by Slave driver and Slave monitor components. The following callback classes, which contain the callback methods are invoked by the slave agent:

- ♦ svt i2c slave callback
- ♦ svt\_i2c\_slave\_monitor\_callback

For details of these classes, refer to the following I2C SVT VIP class reference HTML documentation:

\$DESIGNWARE\_HOME/vip/svt/i2c\_svt/latest/doc/i2c\_svt\_uvm\_class\_reference/html/class\_svt\_i2c\_slave\_callback.html

and

\$DESIGNWARE\_HOME/vip/svt/i2c\_svt/latest/doc/i2c\_svt\_uvm\_class\_reference/html/class\_svt\_i
2c\_slave\_monitor\_callback.html

# 3.7 Sequence Collection

The I2C VIP provides a collection of I2C master and slave sequences. These sequences can be registered with the master and slave sequencers within master and slave agents respectively to generate different types of I2C scenarios. All I2C master sequences extend from the base sequence, namely, svt\_i2c\_master\_transaction\_base\_sequence. All I2C slave sequences extend from the base sequence, namely, svt\_i2c\_slave\_transaction\_base\_sequence respectively.

For a list of all master and slave sequences, refer to the following I2C VIP class reference HTML documentation:

\$DESIGNWARE\_HOME/vip/svt/i2c\_svt/latest/doc/i2c\_svt\_uvm\_class\_reference/html/sequencepag
es.html



Refer the ts.sequence\_collection\_test.sv and ts.mst\_slv\_sequence\_collection\_test.sv tests in the intermediate example of the VIP.

#### 3.8 Protocol Checks

You can enable protocol checks by setting the configuration attribute, checks\_enable, in the svt\_i2c\_agent\_configuration class to 1. To disable checks, set the attribute to 0. By default, the protocol checks are enabled.

For a comprehensive list of all the protocol checks, refer to the I2C VIP class reference HTML documentation:

\$DESIGNWARE\_HOME/vip/svt/i2c\_svt/latest/doc/i2c\_svt\_uvm\_class\_reference/html/protocolChe
cks.html

#### 3.9 Verification Planner

The I2C VIP provides verification plans, which track the verification progress of the I2C protocol. The I2C VIP also provides a set of top-level plans and sub-plans. The verification plans are available at the following location:

\$DESIGNWARE\_HOME/vip/svt/i2c\_svt/latest/doc/VerificationPlans

For more information, refer to the README file, which is available at the following location: \$DESIGNWARE\_HOME/vip/svt/i2c\_svt/latest/doc/VerificationPlans/README

# 3.10 Source Code Visibility

The source code visibility feature is available with Verdi to view some of the protected code of the VIP classes.

For details on the classes, which are available with the source code visibility feature, refer to the following I2C VIP class reference HTML documentation:

\$DESIGNWARE\_HOME/vip/svt/i2c\_svt/latest/doc/i2c\_svt\_uvm\_class\_reference/html/sourcevisib
ility.html

4

# **Verification Topologies**

The chapter consists of the following chapters that show you from a high-level how the I2C VIP can be used to test Master, Slave, or Interconnect DUT:

- ◆ "Master DUT and Slave VIP" on page 45
- ♦ "Slave DUT and Master VIP" on page 46
- ◆ "System DUT and Passive VIP" on page 47
- ◆ "System DUT With a Mix of Active and Passive VIP" on page 49

#### 4.1 Master DUT and Slave VIP

*Scenario*: The VIP is required to verify the I2C Master DUT.

*Testbench Setup*: Configure the I2C System configuration to have one slave agent in an active mode. The active slave agent responds to the transactions generated by Master DUT. The Slave agent also performs passive functions, such as Protocol checking, Coverage generation, and transaction logging.

Implementation of this topology requires the setting of the following properties:

(Assuming the instance name of system configuration is sys\_cfg.)

System Configuration Settings:

```
// Instantiate at least one master agent and configure it as a passive agent
sys_cfg.num_masters = 1;
sys_cfg.num_slaves = 1;
Agent Configuration Settings:
sys_cfg.slave_cfg[0].is_active = 1;
sys_cfg.master_cfg[0].is_active = 0;
```

When the DUT has a single I2C master port to be verified, the testbench can either use a slave agent in the stand-alone mode, or use a system environment configured for a single slave agent. In the stand-alone mode, the testbench becomes light weight as the system environment and related

infrastructure is not required. However, the testbench does not remain scalable. If you need to increase the number of I2C master ports that needs to be verified, you need to replace the standalone slave agent with the system environment or you need to instantiate multiple slave agents.

Figures 4-1 shows Master DUT and Slave VIP: Usage with the system environment.



Figure 4-1Master DUT and Slave VIP - Usage With the System Environment

#### 4.2 Slave DUT and Master VIP

*Scenario*: The VIP is required to verify the I2C Slave DUT.

*Testbench Setup*: Configure the I2C System configuration to have one master agent in an active mode. The active master agent generates I2C transactions for the Slave DUT. The Master agent also performs passive functions, such as Protocol checking, Coverage generation, and Transaction logging.

When the DUT has a single I2C slave port to be verified, the testbench can either use a master agent in the stand-alone mode, or use the system environment configured for a single master agent. In the stand-alone mode, the testbench becomes light weight as the system environment and related infrastructure is not required. However, the testbench does not remain scalable. If you need to increase the number of I2C slave ports that needs to be verified, you need to replace the stand-alone master agent with the system environment or you need to instantiate multiple master agents.

Implementation of this topology requires the setting of the following properties:

(Assuming the instance name of system configuration is sys\_cfg.)

System Configuration Settings:

// Instantiate at least one slave agent and configure it as a passive agent

```
sys_cfg.num_masters = 1;
sys_cfg.num_slaves = 1;
Agent Configuration Settings:
sys_cfg.master_cfg[0].is_active = 1;
sys_cfg.slave_cfg[0].is_active = 0;
```

Figures 4-2 shows Slave DUT and Master VIP: Usage with the system environment.

Figure 4-2Slave DUT and Master VIP - Usage With the System Environment



# 4.3 System DUT and Passive VIP

*Scenario*: The DUT is an I2C system with multiple I2C masters, slaves, and interconnect. The VIP is required to monitor the DUT.

*Testbench Setup*: Assuming that the I2C System has M masters and S slaves, configure the I2C System environment to have M master agents and S slave agents, in the passive mode. The passive master and slave agents perform passive functions, such as Protocol checking, coverage generation, and transaction logging.

Implementation of this topology requires the setting of the following properties:

(Assuming the instance name of system configuration is sys\_cfg,

Assuming the number of master ports on interconnect = 2,

Assuming the number of slave ports on interconnect = 2)

System Configuration Settings:

Verification Topologies

VC VIP I2C

UVM User Guide

```
sys_cfg.num_masters = 2;
sys_cfg.num_slaves = 2;
Agent Configuration Settings:
sys_cfg.master_cfg[0].is_active = 0;
sys_cfg.master_cfg[1].is_active = 0;
sys_cfg.slave_cfg[0].is_active = 0;
sys_cfg.slave_cfg[1].is_active = 0;
```

Figures 4-3 show System DUT with Passive VIP.



Figure 4-3System DUT With Passive

# 4.4 System DUT With a Mix of Active and Passive VIP

In this scenario, the DUT is a system with multiple I2C masters, slaves, and interconnect. The VIP is required to provide the background traffic on some ports, and to monitor on ports.

Testbench Setup: Assuming that the I2C System DUT has two master ports and two slave ports. The VIP is required to provide background traffic to ports S0 and M0. All the ports need to be monitored. Configure the I2C System environment to have two master agents and two slave agents. Configure the master agent connected to port S0, and the slave agent connected to port M0 as active. Configure the master agent connected to port M1 and the slave agent connected to port M1 as passive. All the agents continue to perform passive functions, such as protocol checking and coverage.

Figures 4-4 show System DUT with a mix of Active and Passive VIP.

#### Figure 4-4System DUT With a Mix of Active and Passive VIP

Implementation of this topology requires the setting of the following properties:

(Assuming the instance name of system configuration is sys\_cfg)

```
System Configuration Settings:
```

```
sys_cfg.num_masters = 2;
sys_cfg.num_slaves = 2;
Agent Configuration Settings:
sys_cfg.master_cfg[0].is_active = 1;
sys_cfg.master_cfg[1].is_active = 0;
sys_cfg.slave_cfg[0].is_active = 0;
```

50



# **Using I2C Verification IP**

This section describes SystemVerilog UVM example testbenches that show the general usage for various applications. Tables 5-1 lists the summary of the examples.

Table 5-1 SystemVerilog Example Summary

| Example Name                    | Level        | Description                                                                                                                                    |  |  |
|---------------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| tb_i2c_svt_uvm_basic_sys        | Basic        | The example consists of the following:                                                                                                         |  |  |
|                                 |              | A top-level testbench in SystemVerilog                                                                                                         |  |  |
|                                 |              | A dummy DUT in the testbench, which has two I2C interfaces                                                                                     |  |  |
|                                 |              | <ul> <li>A UVM verification environment having an I2C<br/>system environment configured with single master<br/>and slave agent</li> </ul>      |  |  |
|                                 |              | <ul> <li>Two tests illustrating the directed and random<br/>transaction generation from master and slave<br/>agents</li> </ul>                 |  |  |
|                                 |              | A quickstart for this example is available at the following location:                                                                          |  |  |
|                                 |              | <pre>\$DESIGNWARE_HOME/vip/svt/i2c_svt/latest/examp les/sverilog/tb_i2c_svt_uvm_basic_sys/doc/tb_ i2c_svt_uvm_basic_sys/index_basic.html</pre> |  |  |
| tb_i2c_svt_uvm_intermediate_sys | Intermediate | The example consists of the following:                                                                                                         |  |  |
|                                 |              | A top-level testbench in SystemVerilog                                                                                                         |  |  |
|                                 |              | A dummy DUT in the testbench, which has two I2C interfaces                                                                                     |  |  |
|                                 |              | <ul> <li>A UVM verification environment having an I2C<br/>system environment configured with single master<br/>and slave agent</li> </ul>      |  |  |
|                                 |              | Tests illustrating the usage of verification features,<br>such as sequence collection, PA, exceptions,<br>callbacks, coverage, and scoreboard  |  |  |
|                                 |              | <ul> <li>User-specified data generation from the slave,<br/>EEPROM-mode slave</li> </ul>                                                       |  |  |

#### Table 5-1 SystemVerilog Example Summary

| Example Name | Level | Description                                                                                                                                                        |
|--------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |       | A quickstart for this example is available at the following location:                                                                                              |
|              |       | \$DESIGNWARE_HOME/vip/svt/i2c_svt/latest/exam<br>ples/sverilog/tb_i2c_svt_uvm_intermediate_sy<br>s/doc/tb_i2c_svt_uvm_intermediate_sys/index_<br>intermediate.html |

You can perform the following steps to install and run the tb\_i2c\_svt\_uvm\_basic\_sys example:.

a. Install the example using the following commands:

```
% cd <location where example is to be installed>
% mkdir design_dir provide any name of your choice>
% $DESIGNWARE_HOME/bin/dw_vip_setup -path ./design_dir -e
i2c_svt/tb_i2c_svt_uvm_basic_sys -svtb
```

The example gets installed in the following location:

<design\_dir>/examples/sverilog/i2c\_svt/tb\_i2c\_svt\_uvm\_basic\_sys

b. Run the testbench using the sim script. Tests are provided in the tests directory.

For example, to run the ts.directed\_test.sv test, use the following command:

```
./run_i2c_svt_uvm_basic_sys -w directed_test vcsvlog-svlog Invoke ./run_i2c_svt_uvm_basic_sys -help to show more options.
```

For more details regarding installing and running the example, refer to the README file from the following location:

\$DESIGNWARE\_HOME/vip/svt/i2c\_svt/latest/examples/sverilog/tb\_i2c\_svt\_uvm\_ basic\_sys/README

or

<design\_dir>/examples/sverilog/i2c\_svt/tb\_i2c\_svt\_uvm\_basic\_sys/README



You can use the above steps to install and run the tb\_i2c\_svt\_uvm\_in-termediate\_sys example also.

# **6** Usage Notes

To model different I2C protocol scenarios, the properties of master and slave transactions can be used to create different stimulus from the master agent. This section covers the code snippets of Master and Slave sequences to cover the common I2C verification scenarios.

This chapter consists of the following sections:

- "Master Transaction Properties" on page 55
- "Slave Transaction Properties" on page 60
- "Configuring the I2C VIP With Different Frequencies" on page 64
- "Clock Stretching" on page 74
- "Blocking Slave" on page 81
- "User-Defined Directed Data Generation" on page 83
- "Verification Topology" on page 84
- "Glitch Insertion and Rejection" on page 86
- "EEPROM Mode of Slave" on page 91
- "Bus Clear" on page 93
- "FM Plus for Master Code in HS Mode" on page 94
- "Mixed Speed Support" on page 94
- "Event Pool" on page 96
- "Analysis Port for Byte Level Data Transmission" on page 98
- "Changing Driving Strength of SCL Line from VIP" on page 98

- "Changing Driving strength of SDA Line from VIP" on page 98
- "Essential Requirements" on page 98
- ❖ "I2C UVM Scenario Reference Guide" on page 99

55

# 6.1 Master Transaction Properties

The Master transaction class has different properties, which are used to create the different stimulus from the master agent.

For details on the properties of the transaction class, refer to the following I2C VIP class reference HTML documentation:

\$DESIGNWARE\_HOME/vip/svt/i2c\_svt/latest/doc/i2c\_svt\_uvm\_class\_reference/html/class\_svt\_i
2c\_master\_transaction.html

#### **Examples for Master Sequences**

This section covers the examples for the following:

- ◆ 7-bit addressing, Write command, and 4-byte user-defined data
- ♦ 10-bit addressing, Write-read command, Repeated start, and Random data
- ♦ 7-bit addressing, write command, retry enable
- **♦** General Call



To apply a constraint, you may have to override the reasonable constraints, such as reasonable\_addr\_10bit, reasonable\_sr\_or\_p\_gen, and reasonable\_send\_start\_byte, etc. in the cust\_svt\_i2c\_master\_transaction class and the cust\_svt\_i2c\_slave\_transaction class.

Figures 6-1 shows 7-bit addressing, Write command, and 4-byte user-defined data.

VC VIP I2C UVM User Guide

Figure 6-1. 7-Bit Addressing, Write command, and 4-byte User-Defined Data

```
class svt i2c 7bit write seq extends uvm sequence #(svt i2c master transaction);
`uvm_object_utils(svt_i2c_7bit_write_seq)
 . . . . . . . . . . . . . . . . . .
virtual task body();
     `uvm_info("body", "Entering...", UVM_DEBUG)
      `uvm_do_with( req,
                                           == `I2C_SLAVEO_ADDRESS , ,, command
== `I2C_WRITE ; // command
ize() == 4 ; // no. of data bytes to be sent by Master
'/ woor defined data byte 0
                      { req.addr
                          req.cmd == `I2C_WRITE ; // command
req.data.size() == 4 ; // no. of data bytes to be s
req.data[0] == 8'b10101010 ; // user defined data byte 0
req.data[1] == 8'b10010011 ; // user defined data byte 1
req.data[2] == 8'b11110000 ; // user defined data byte 2
req.data[3] == 8'b10000001 ; // user defined data byte 3
req.sr_or_p_gen == 0 ; // STOP(P) condition.for rem.
                                                                                                 ; // STOP(P) condition, for repeated start make it to 1
                                                                                               ; // START Byte disabled, to enable make it to 1
                           req.send_start_byte == 0
                           req.addr_10bit == 0
                                                                                                 ; // to enable 10 bit addressing, make it to 1
endtask : body
endclass : svt_i2c_7bit_write_seq
```

Figures 6-2 shows 10-bit addressing, Write-read command, Repeated start, and Random data. Note that you need to set the value of the slave configuration property, that is enable\_10bit\_addr to 1 to configure the slave for 10-bit addressing.

Figure 6-2 10-Bit Addressing, Write-Read Command, Repeated Start, and Random Data

```
class svt i2c 10bit write seq with sr extends uvm sequence #(svt i2c master transaction);
`uvm_object_utils(svt_i2c_10bit_write_seq_with_sr)
. . . . . . . . . . . . . . . . . .
. . . . . . . . . . . . . . . . . .
virtual task body();
    'uvm info("body", "Entering...", UVM DEBUG)
     'uvm do with ( req,
                                        == `I2C SLAVEO ADDRESS ;
                  { req.addr
                                         == I2C WRITE
                   req.cmd
                                         == 4
                                                                 ; // 4-byte data to 2:
; // repeated start enabled
; // start byte disabled
: // 10-bit addressing enabl
                                                                    ; // 4-byte data to be transfered
                   req.data.size()
                   req.sr_or_p_gen == 1
                   req.send_start_byte == 0
                   req.addr 10bit == 1
                                                                    ; // 10-bit addressing enabled
     `uvm_do_with( req,
                                        == `i2C slave0_address ;
                  {req.addr
                                         == I2C READ
                   req.cmd
                                                                 ; // 4-byte data to be transfered
; // repeated start disabled
; // start byte disabled
. // 10 10 10 10
                                         == 4
                   req.data.size()
                   req.sr_or_p_gen == 0
                   req.send_start_byte == 0
                   req.addr_10bit == 1
                                                                    ; // 10-bit addressing enabled
endtask : body
endclass : svt_i2c_10bit_write_seq_with_sr
```

Figures 6-3 shows 7-bit addressing, write command, and retry enable 2 times retry.

Figure 6-3 7-Bit Addressing, Write Command, and Retry Enable 2 Times Retry

```
class svt_i2c_mst_retry_for_nack extends uvm_sequence #(svt_i2c_master_transaction);
          `uvm_object_utils(svt_i2c_mst_retry_for_nack)
          . . . . . . . . . . . . . .
        virtual task body();
                'uvm info("body", "Entering...", UVM DEBUG)
               `uvm_do_with( req,
                                             == `I2C SLAVEO ADDRESS ;
                       { req.addr
                                          == `I2C_WRITE ; // for read command it will be `I2C_READ
                          req.cmd
                          req.data.size() == 4
req.sr_or_p_gen == 0
                                                                     ; // 4-byte of data to be transferred
                                                                   ; // stop condition disabled
                                                                   ; // start byte disabled
                          req.send_start_byte == 0
                                                                     ; // 7-bit addressing enabled
                          req.addr_10bit == 0
                          req.num_of_retry == 2
req.retry_if_nack == `i2C_TRUE
                                                                     ; // it is the count that "how many times master will retry
                                                                 ; // it should be true only when slave is configured for NF
                                                                      // it is to enable the master for retry on receiving NACF
      endtask : body
endclass : svt_i2c_mst_retry_for_nack
```

Figure 6-4 shows General Call.

#### Figure 6-4 General Call

```
class svt_i2c_gen_call_addr extends uvm_sequence #(svt_i2c_master_transaction);
     'uvm object utils(svt i2c gen call addr)
      . . . . . . . . . . . . .
     virtual task body();
             `uvm_info("body", "Entering...", UVM_DEBUG)
              `uvm do with( req,
                                            == `i2C SLAVEO ADDRESS ;
                      { req.addr
                                            == 'I2C GEN CALL
                        req.cmd
                        req.data.size()
                                           == 4
                        req.sr_or_p_gen
                                            == 0
                        req.send_start_byte == 0
                        req.addr_10bit == 0
                        req.sec byte gen call == 8'h04
                       })
              `uvm_do_with( req,
                         { req.addr
                                              == `i2C SLAVEO ADDRESS ;
                           req.cmd
                                               == `i2C_GEN_CALL
                                               == 4
                           req.data.size()
                           req.sr_or_p_gen == 0
                           req.send_start_byte == 0
                           req.addr 10bit == 0
                           req.sec_byte_gen_call == 8'h06
                         })
     endtask : body
 endclass : svt i2c gen call addr
```

# 6.2 Slave Transaction Properties

The Slave transaction class has different properties, which are used for configuring the different responses from the slave agent.

For details on the classes, which are available with the source-code visibility feature, refer to the I2C following VIP class reference HTML documentation:

\$DESIGNWARE\_HOME/vip/svt/i2c\_svt/latest/doc/i2c\_svt\_uvm\_class\_reference/html/class\_svt\_i
2c\_slave\_transaction.html

#### **Examples for Slave Sequences**

This section covers the examples for the following:

- ♦ Byte stretching
- ♦ Slave configuration for sending the user-defined data

Figures 6-5 shows Byte stretching.

#### Figure 6-5. Byte Stretching

```
class i2c slv directed sequence extends uvm sequence #(svt i2c slave transaction);
         svt i2c slave transaction tx xacts s;
         . . . . . . . . . . . . . . . . . . .
         . . . . . . . . . . . . . . . .
         virtual task body();
                 'uvm info("body", "Entering...", UVM DEBUG)
                 'uvm create(tx xacts s)
                 tx xacts s.nack addr
                                                          = 0;
                 tx xacts s.clk stretch time after byte = 0 ; // it will introduce byte stretching after each byte
                                                                        // irrespective of Address/Data
                 tx_xacts_s..clk_stretch_time_addr_byte = 10000 ; // it will introduce bit stretching during address byte
                 tx xacts s.clk stretch time data byte = 0 ; // it will introduce bit stretching during data byte
                                                          = 0 ; // count shows how many times slave will
                 tx xacts s.nack addr count
                                                                        // send nack for it's address on bus
                 'uvm send(tx xacts s)
                 `uvm info("body", "Exiting...", UVM DEBUG)
        endtask: body
endclass: i2c slv directed sequence
```

Figures 6-6 shows the slave configuration for sending the user-defined data.

Figure 6-6. Slave Configuration for User-Defined Data

# Note Note

If you want to create a scenario in which Slave has to respond with certain specified responses then before running the master sequence, the slave sequence with the desired values of attributes should get executed first.

Figures 6-7 shows the execution order of slave and master sequences. The slave sequence is executed first to configure the slave response before starting the execution of the master sequence.

Figure 6-7. Execution Order of Slave and Master Sequences

# 6.3 Configuring the I2C VIP With Different Frequencies

This section consists of the following sub-sections:

- ◆ "Operating Frequency" on page 64
- ◆ "Variables and Defines" on page 64
- ◆ "Example of the Fast Speed Mode, 300kHz Frequencies With 0 Offset Value" on page 65

#### 6.3.1 Operating Frequency

The operating frequency is the clock frequency, which appears on the SCL line. You can calculate the operating frequency using the following formula:

```
1/{(scl_high_time_<speed-mode>+ scl_high_time_offset_<speed-mode>) +
(scl_low_time_<speed-mode> + scl_low_time_offset_<speed-mode>)}
where, the values of <speed-mode> are ss or fs.
```

#### 6.3.2 Variables and Defines

All the variables related to the frequency calculation are present in the svt\_i2c\_configuration.sv file. The default initial values and valid ranges for variables can be specified using macros. You can specify default initial values and valid ranges for the variables using macros. Macro definitions are present in the svt\_i2c\_common\_define.h file.

The details of macros definitions are as follows:

```
// Timing Parameter For Standard Speed Mode (assuming clock period of 1ns)
                                                                   4000
`define SVT_I2C_CLK_HIGH_SS
`define SVT_I2C_CLK_LOW_SS
                                                                   4700
`define SVT I2C MAX CLK HIGH OFFSET SS
                                                                   1000
`define SVT_I2C_MAX_CLK_LOW_OFFSET_SS
                                                                    300
`define SVT I2C MIN CLK HIGH OFFSET SS
                                                                      0
`define SVT_I2C_MIN_CLK_LOW_OFFSET_SS
//-----
// Timing Parameter For Fast Speed Mode (assuming clock period of 1ns)
`define SVT_I2C_CLK_HIGH_FS
                                                                    600
`define SVT_I2C_CLK_LOW_FS
                                                                   1300
`define SVT_I2C_MAX_CLK_HIGH_OFFSET_FS
                                                                    300
                                                                    300
`define SVT_I2C_MAX_CLK_LOW_OFFSET_FS
`define SVT_I2C_MIN_CLK_HIGH_OFFSET_FS
                                                                    20
`define SVT I2C MIN CLK LOW OFFSET FS
                                                                     20
```

Note: You can set any value in the possible range of the above variables. You can also change the range of the variables by changing the value of defines in the svt\_i2c\_common\_define.h file.

For details on the classes, which are available with the source code visibility feature, refer to the following I2C VIP class reference HTML documentation:

\$DESIGNWARE\_HOME/vip/svt/i2c\_svt/latest/doc/i2c\_svt\_uvm\_class\_reference/html/class\_svt\_i
2c\_configuration.html

#### 6.3.3 Example of the Fast Speed Mode, 300kHz Frequencies With 0 Offset Value

To get 0 offset, you need to set the value of the following two defines to 0 in the svt\_i2c\_configuration.sv file:

Set the variables of master and slave configurations to the values given in Figures 6-8 to obtain 300Khz frequency using a test case.

Figure 6-8. Fast Speed Mode

```
class i2c_base_test extends uvm_test;
   /** Instantiate the configuration for Master*/
  cust_svt_i2c_system_configuration cfg;
    /** build() - Method to build various component */
  virtual function void build_phase(uvm_phase phase);
    super.build_phase(phase);
    /** Create the configuration object for Master agent */
    cfg = cust_svt_i2c_system_configuration::type_id::create("cfg");
    /** Configure Master and Slave configurations */
    cfg.set_bus_speed(FAST_MODE);
                                                                   // Set Bus-Speed
   cfg.slave_cfg[0].master_code = 3'b101
cfg.slave_cfg[0].slave_address = 'SVT T2
                                                                  // Set Master Code
                                      = `SVT_I2C_SLAVEO_ADDRESS; // Set Slave Address
                                                                   // disable 10-bit Addressing
    cfg.slave_cfg[0].enable_10bit_addr = 0
                                      = 'SVT_I2C_GENERIC
                                                              ; // Set Slave as Generic
    cfg.slave_cfg[0].slave_type
    cfg.master_cfg[0].scl_high_time_offset_fs = 32'd0;
                                                                   // Set Master high_time_offset
    // Set Master low_time_offset
                                                                   // Set slave high_time_offset
                                                                   // Set slave low_time_offset
    cfg.master_cfg[0].scl_high_time_fs = 32'd2000;
                                                                   // Set Master high_time
    cfg.master_cfg[0].scl_low_time_fs = 32'd1333;
                                                                   // Set Master low_time
    cfg.slave_cfg[0].scl_high_time_fs = 32'd2000;
                                                                   // Set slave high_time
    cfg.slave_cfg[0].scl_low_time_fs = 32'd1333;
                                                                   // Set slave low_time
    endfunction : build_phase
endclass : i2c_base_test
```

# 6.4 Timing Parameters

This section consists of timing parameters for the following modes:

- ♦ "Standard-Speed Mode" on page 66
- ◆ "Fast-Speed Mode" on page 68
- ♦ "Fast-Mode Plus" on page 70
- ◆ "High-Speed Mode" on page 72

#### 6.4.1 Standard-Speed Mode

The standard-speed mode provides a bit rate up to 100 Kbit/s. Tables 6-1 shows the timing parameters with a minimum value for the standard-speed mode (assuming the clock period of 1ns).

Table 6-1 Standard-Speed Mode: Timing Parameters (Minimum Value)

| Purpose                                                                                           | Symbol   | Macro Name                         | Value<br>(In Spec) | VIP<br>Implementation<br>(In ns) |
|---------------------------------------------------------------------------------------------------|----------|------------------------------------|--------------------|----------------------------------|
| High period of SCL clock                                                                          | tLOW     | SVT_I2C_CLK_HIGH_SS                | 4.0 μs             | 4000                             |
| Low period of SCL clock                                                                           | tHIGH    | SVT_I2C_CLK_LOW_SS                 | 4.7 μs             | 4700                             |
| Setup time for the repeated START condition                                                       | tSU;STA  | SVT_I2C_MIN_SU_STA_SS              | 4.7 μs             | 4700                             |
| Setup time for the STOP condition                                                                 | tSU;STO  | SVT_I2C_MIN_SU_STO_SS              | 4.0 μs             | 4000                             |
| Data-setup time                                                                                   | tSU; DAT | SVT_I2C_MIN_SU_DAT_SS              | 250 ns             | 250                              |
| Hold time for the repeated START condition. After this period, the first clock pulse is generated | tHD; STA | SVT_I2C_MIN_HD_STA_SS              | 4.0 μs             | 4000                             |
| Data-hold time: for bus devices                                                                   | tHD; DAT | SVT_I2C_MIN_HD_DAT_SS              | 0* μs              | 300                              |
|                                                                                                   |          | SVT_I2C_MIN_HD_DAT_MAX_S<br>S      |                    | 1000                             |
| Bus free time between a STOP and START condition                                                  | tBUF     | SVT_I2C_TBUF_TIME_SS               | 4.7 μs             | 4700                             |
| Rise time of both SDA and SCL signals                                                             | tr       | SVT_I2C_MIN_CLK_HIGH_OFF<br>SET_SS | -                  | 0                                |
| Fall time of both SDA and SCL signals                                                             | tf       | SVT_I2C_MIN_CLK_LOW_OFF<br>SET_SS  | -                  | 0                                |



- All values referred to V<sub>IHmin</sub> and V<sub>ILmax</sub> levels.
- \* indicates that a device must internally provide a hold time of at least 300 ns for the SDA signal (referred to V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.

67

Tables 6-2 shows the timing parameters with a maximum value for the standard-speed mode (assuming the clock period of 1ns).

Table 6-2 Standard-Speed Mode: Timing Parameters (Maximum Value)

| Purpose                                                                                           | Symbol   | Macro Name                         | Value<br>(In Spec) | VIP<br>Implementation<br>(In ns) |
|---------------------------------------------------------------------------------------------------|----------|------------------------------------|--------------------|----------------------------------|
| High period of SCL clock                                                                          | tLOW     | SVT_I2C_MAX_CLK_HIGH_SS            | -                  | 10000                            |
| Low period of SCL clock                                                                           | tHIGH    | SVT_I2C_MAX_CLK_LOW_SS             | -                  | 10000                            |
| Setup time for the repeated START condition                                                       | tSU;STA  | SVT_I2C_MAX_SU_STA_SS              | -                  | 10000                            |
| Setup time for the STOP condition                                                                 | tSU;STO  | SVT_I2C_Max_SU_STO_SS              | -                  | 10000                            |
| Data-setup time                                                                                   | tSU; DAT | SVT_I2C_MAX_SU_DAT_SS              | -                  | 1000                             |
| Hold time for the repeated START condition. After this period, the first clock pulse is generated | tHD; STA | SVT_I2C_MAX_HD_STA_SS              | -                  | 6000                             |
| Data-hold time: for bus devices                                                                   | tHD; DAT | SVT_I2C_MAX_HD_DAT_SS              | 3.45** μs          | 3450                             |
|                                                                                                   |          | SVT_I2C_MAX_HD_DAT_MIN_S<br>S      |                    | 2000                             |
| Bus free time between a STOP and START condition                                                  | tBUF     | SVT_I2C_MAX_TBUF_TIME_SS           | -                  | 10000                            |
| Rise time of both SDA and SCL signals                                                             | tr       | SVT_I2C_MAX_CLK_HIGH_OF<br>FSET_SS | 1000 ns            | 1000                             |
| Fall time of both SDA and SCL signals                                                             | tf       | SVT_I2C_MAX_CLK_LOW_OFF<br>SET_SS  | 300ns              | 300                              |



- All values referred to V<sub>IHmin</sub> and V<sub>ILmax</sub> levels.
- \*\* indicates that the maximum tHD; DAT should meet only if the device does not stretch the low period (tLOW) of the SCL signal

#### 6.4.2 Fast-Speed Mode

The fast-speed mode provides a bit rate up to 400 Kbit/s. Tables 6-3 shows the timing parameters with a minimum value for the fast-speed mode (assuming the clock period of 1ns).

Table 6-3 Fast-Speed Mode: Timing Parameters (Minimum Value)

| Purpose                                                                                           | Symbol   | Macro Name                         | Value<br>(In Spec)                     | VIP<br>Implementation<br>(In ns) |
|---------------------------------------------------------------------------------------------------|----------|------------------------------------|----------------------------------------|----------------------------------|
| High period of SCL clock                                                                          | tLOW     | SVT_I2C_CLK_HIGH_FS                | 0.6 μs                                 | 600                              |
| Low period of SCL clock                                                                           | tHIGH    | SVT_I2C_CLK_LOW_FS                 | 1.3 μs                                 | 1300                             |
| Setup time for the repeated START condition                                                       | tSU;STA  | SVT_I2C_MIN_SU_STA_FS              | 0.6 μs                                 | 600                              |
| Setup time for the STOP condition                                                                 | tSU;STO  | SVT_I2C_MIN_SU_STO_FS              | 0.6 μs                                 | 600                              |
| Data-setup time                                                                                   | tSU; DAT | SVT_I2C_MIN_SU_DAT_FS              | 100* ns                                | 100                              |
| Hold time for the repeated START condition. After this period, the first clock pulse is generated | tHD; STA | SVT_I2C_MIN_HD_STA_FS              | 0.6 μs                                 | 600                              |
| Data-hold time: for bus devices                                                                   | tHD; DAT | SVT_I2C_MIN_HD_DAT_FS              | 0** μs                                 | 300                              |
|                                                                                                   |          | SVT_I2C_MIN_HD_DAT_MAX_F<br>S      |                                        | 500                              |
| Bus free time between a STOP and START condition                                                  | tBUF     | SVT_I2C_TBUF_TIME_FS               | 1.3 μs                                 | 4700                             |
| Rise time of both SDA and SCL signals                                                             | tr       | SVT_I2C_MIN_CLK_HIGH_OFF<br>SET_FS | 20 +<br>0.1C <sub>b</sub> <sup>#</sup> | 20                               |
| Fall time of both SDA and SCL signals                                                             | tf       | SVT_I2C_MIN_CLK_LOW_OFF<br>SET_FS  | 20 +<br>0.1C <sub>b</sub> <sup>#</sup> | 20                               |



- All values referred to  $V_{IHmin}$  and  $V_{ILmax}$  levels.
- \* indicates that a fast-mode I2C-bus device can be used in a standard-mode I2C-bus system, but the requirement tSU;DAT >= 250 ns should meet. This is automatically the case if the device does not stretch the low period of the SCL signal. If such a device does stretch the low period of the SCL signal, it must output the next data bit to the SDA line: tr max + tSU;DAT = 1000 + 250 = 1250 ns (as per the standard-mode I2C-bus specification) before the SCL line is released.
- \*\* indicates that a device must internally provide a hold time of at least 300 ns for the SDA signal (referred to V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- # C<sub>b</sub> = Total capacitance of one bus line in pF. If mixed with high-speed-mode devices, it allows faster fall-times according to Table 6.

69

Tables 6-4 shows the timing parameters with a maximum value for the fast-speed mode (assuming the clock period of 1ns).

Table 6-4 Fast-Speed Mode: Timing Parameters (Maximum Value)

| Purpose                                                                                           | Symbol   | Macro Name                         | Value<br>(In Spec) | VIP<br>Implementation<br>(In ns) |
|---------------------------------------------------------------------------------------------------|----------|------------------------------------|--------------------|----------------------------------|
| High period of SCL clock                                                                          | tLOW     | SVT_I2C_MAX_CLK_HIGH_FS            | -                  | 10000                            |
| Low period of SCL clock                                                                           | tHIGH    | SVT_I2C_MAX_CLK_LOW_FS             | -                  | 10000                            |
| Setup time for the repeated START condition                                                       | tSU;STA  | SVT_I2C_MAX_SU_STA_FS              | -                  | 1500                             |
| Setup time for the STOP condition                                                                 | tSU;STO  | SVT_I2C_MAX_SU_STO_FS              | -                  | 1500                             |
| Data-setup time                                                                                   | tSU; DAT | SVT_I2C_MAX_SU_DAT_FS              | -                  | 500                              |
| Hold time for the repeated START condition. After this period, the first clock pulse is generated | tHD; STA | SVT_I2C_MAX_HD_STA_FS              | -                  | 1500                             |
| Data-hold time: for bus devices                                                                   | tHD; DAT | SVT_I2C_MAX_HD_DAT_FS              | 0.9* μs            | 900                              |
|                                                                                                   |          | SVT_I2C_MAX_HD_DAT_MIN_F<br>S      | -                  | 800                              |
| Bus free time between a STOP and START condition                                                  | tBUF     | SVT_I2C_TBUF_TIME_FS               | -                  | 2500                             |
| Rise time of both SDA and SCL signals                                                             | tr       | SVT_I2C_MAX_CLK_HIGH_OF<br>FSET_FS | 300 ns             | 300                              |
| Fall time of both SDA and SCL signals                                                             | tf       | SVT_I2C_MAX_CLK_LOW_OFF<br>SET_FS  | 300 ns             | 300                              |



- $\bullet \quad \mbox{All values referred to $V_{IHmin}$ and $V_{ILmax}$ levels.}$
- \* indicates that the maximum tHD;DAT sould meet if the device does not stretch the low period (tLOW) of the SCL signal.

#### 6.4.3 Fast-Mode Plus

The fast-mode plus provides a bit rate up to 1 Mbit/s. Tables 6-5 shows the timing parameters with a minimum value for the fast-mode plus (assuming the clock period of 1ns).

Table 6-5 Fast-Mode Plus: Timing Parameters (Minimum Value)

| Purpose                                                                                                    | Symbol   | Macro Name                              | Value<br>(In Spec) | VIP<br>Implementation<br>(In ns) |
|------------------------------------------------------------------------------------------------------------|----------|-----------------------------------------|--------------------|----------------------------------|
| High period of SCL clock                                                                                   | tLOW     | SVT_I2C_CLK_HIGH_FM_PLUS                | 0.5 μs             | 500                              |
| Low period of SCL clock                                                                                    | tHIGH    | SVT_I2C_CLK_LOW_FM_PLUS                 | 0.26 μs            | 260                              |
| Setup time for the repeated START condition                                                                | tSU;STA  | SVT_I2C_MIN_SU_STA_FM_PL<br>US          | 0.26 μs            | 260                              |
| Setup time for the STOP condition                                                                          | tSU;STO  | SVT_I2C_MIN_SU_STO_FM_PL<br>US          | 0.26 μs            | 260                              |
| Data-setup time                                                                                            | tSU; DAT | SVT_I2C_MIN_SU_DAT_FM_PL<br>US          | 50* ns             | 50                               |
| Hold time for the repeated<br>START condition. After this<br>period, the first clock pulse is<br>generated | tHD; STA | SVT_I2C_MIN_HD_STA_FM_PL<br>US          | 0.26 μs            | 260                              |
| Data-hold time: for bus devices                                                                            | tHD; DAT | SVT_I2C_MIN_HD_DAT_FM_PL<br>US          | 0 μs               | 300                              |
|                                                                                                            |          | SVT_I2C_MIN_HD_DAT_FM_M<br>AX_PLUS      |                    | 500                              |
| Bus free time between a STOP and START condition                                                           | tBUF     | SVT_I2C_TBUF_TIME_FM_PLU<br>S           | 0.5 μs             | 500                              |
| Rise time of both SDA and SCL signals                                                                      | tr       | SVT_I2C_MIN_CLK_HIGH_OFF<br>SET_FM_PLUS | -                  | 0                                |
| Fall time of both SDA and SCL signals                                                                      | tf       | SVT_I2C_MIN_CLK_LOW_OFF<br>SET_FM_PLUS  | -                  | 0                                |

Tables 6-6 shows the timing parameters with a maximum value for the fast-mode plus (assuming the clock period of 1ns).

Table 6-6 Fast-Mode Plus: Timing Parameters (Maximum Value)

| Purpose                                                                                           | Symbol   | Macro Name                              | Value<br>(In Spec) | VIP<br>Implementation<br>(In ns) |
|---------------------------------------------------------------------------------------------------|----------|-----------------------------------------|--------------------|----------------------------------|
| High period of SCL clock                                                                          | tLOW     | SVT_I2C_MAX_CLK_HIGH_FM<br>_PLUS        | -                  | 10000                            |
| Low period of SCL clock                                                                           | tHIGH    | SVT_I2C_MAX_CLK_LOW_FM_<br>PLUS         | -                  | 10000                            |
| Setup time for the repeated START condition                                                       | tSU;STA  | SVT_I2C_MAX_SU_STA_FM_P<br>LUS          | -                  | 1500                             |
| Setup time for the STOP condition                                                                 | tSU;STO  | SVT_I2C_MAX_SU_STO_FM_P<br>LUS          | -                  | 1500                             |
| Data-setup time                                                                                   | tSU; DAT | SVT_I2C_MAX_SU_DAT_FM_P<br>LUS          | -                  | 500                              |
| Hold time for the repeated START condition. After this period, the first clock pulse is generated | tHD; STA | SVT_I2C_MAX_HD_STA_FM_P<br>LUS          | -                  | 1500                             |
| Data-hold time: for bus devices                                                                   | tHD; DAT | SVT_I2C_MAX_HD_DAT_FM_P<br>LUS          | -                  | 900                              |
|                                                                                                   |          | SVT_I2C_MAX_HD_DAT_FM_M<br>IN_PLUS      |                    | 800                              |
| Bus free time between a STOP and START condition                                                  | tBUF     | SVT_I2C_MAX_TBUF_TIME_F<br>M_PLUS       | -                  | 1000                             |
| Rise time of both SDA and SCL signals                                                             | tr       | SVT_I2C_MAX_CLK_HIGH_OF<br>FSET_FM_PLUS | 120 ns             | 120                              |
| Fall time of both SDA and SCL signals                                                             | tf       | SVT_I2C_MAX_CLK_LOW_OFF<br>SET_FM_PLUS  | 120* ns            | 120                              |



- \* In the fast-mode plus, the fall time is same for both the output stage and the bus timing. If designers use series resistors, they should allow this while considering the bus timing.
- Currently, the minimum value of macros for the data-hold time is between 300ns to 500ns. And, its maximum value is between 800ns to 900ns.

#### 6.4.4 High-Speed Mode

The high-speed mode provides a bit rate up to 3.4 Mbit/s. Tables 6-7 shows the timing parameters with a minimum value for the high-speed mode (assuming the clock period of 1ns and  $C_b = 100 \text{ pF}$  MAX).

Table 6-7 High-Speed Mode: Timing Parameters (Minimum Value)

| Purpose                                                                                           | Symbol   | Macro Name                         | Value<br>(In Spec) | VIP<br>Implementation<br>(In ns) |
|---------------------------------------------------------------------------------------------------|----------|------------------------------------|--------------------|----------------------------------|
| High period of SCL clock                                                                          | tLOW     | SVT_I2C_CLK_HIGH_HS                | 60 ns              | 60                               |
| Low period of SCL clock                                                                           | tHIGH    | SVT_I2C_CLK_LOW_HS                 | 160 ns             | 160                              |
| Setup time for the repeated START condition                                                       | tSU;STA  | SVT_I2C_MIN_SU_STA_HS              | 160 ns             | 160                              |
| Setup time for the STOP condition                                                                 | tSU;STO  | SVT_I2C_MIN_SU_STO_HS              | 160 ns             | 160                              |
| Data-setup time                                                                                   | tSU; DAT | SVT_I2C_MIN_SU_DAT_HS              | 10 ns              | 10                               |
| Hold time for the repeated START condition. After this period, the first clock pulse is generated | tHD; STA | SVT_I2C_MIN_HD_STA_HS              | 160 ns             | 160                              |
| Data-hold time                                                                                    | tHD; DAT | SVT_I2C_MIN_HD_DAT_HS              | 0* ns              | 40                               |
|                                                                                                   |          | SVT_I2C_MIN_HD_DAT_MAX_<br>HS      | -                  | 50                               |
| Rise time of both SDA and SCL signals                                                             | tr       | SVT_I2C_MIN_CLK_HIGH_OFF<br>SET_HS | 10 ns              | 10                               |
| Fall time of both SDA and SCL signals                                                             | tf       | SVT_I2C_MIN_CLK_LOW_OFF<br>SET_HS  | 10 ns              | 10                               |



- All values referred to V<sub>IHmin</sub> and V<sub>ILmax</sub> levels.
- For bus line loads C<sub>b</sub> between 100 and 400 pF, the timing parameters must be linearly interpolated.
- \* indicates that a device must internally provide a data-hold time to bridge the un-defined part between VIH and VIL of the falling edge of the SCLH signal. An input circuit with a threshold as low as possible, for the falling edge, minimizes this hold time.

73

Tables 6-8 shows the timing parameters with a maximum value for the high-speed mode (assuming the clock period of 1ns and  $C_b = 100 \text{ pF MAX}$ ).

Table 6-8 High-Speed Mode: Timing Parameters (Maximum Value)

| Purpose                                                                                           | Symbol   | Macro Name                         | Value<br>(In Spec) | VIP<br>Implementation<br>(In ns) |
|---------------------------------------------------------------------------------------------------|----------|------------------------------------|--------------------|----------------------------------|
| High period of SCL clock                                                                          | tLOW     | SVT_I2C_MAX_CLK_HIGH_HS            | -                  | 1000                             |
| Low period of SCL clock                                                                           | tHIGH    | SVT_I2C_MAX_CLK_LOW_HS             | -                  | 1000                             |
| Setup time for the repeated START condition                                                       | tSU;STA  | SVT_I2C_MAX_SU_STA_HS              | -                  | 1000                             |
| Setup time for the STOP condition                                                                 | tSU;STO  | SVT_I2C_MAX_SU_STO_HS              | -                  | 1000                             |
| Data-setup time                                                                                   | tSU; DAT | SVT_I2C_MAX_SU_DAT_HS              | -                  | 50                               |
| Hold time for the repeated START condition. After this period, the first clock pulse is generated | tHD; STA | SVT_I2C_MAX_HD_STA_HS              | -                  | 400                              |
| Data-hold time                                                                                    | tHD; DAT | SVT_I2C_MAX_HD_DAT_HS              | 70 ns              | 70                               |
|                                                                                                   |          | SVT_I2C_MAX_HD_DAT_MIN_<br>HS      |                    | 60                               |
| Rise time of both SDA and SCL signals                                                             | tr       | SVT_I2C_MAX_CLK_HIGH_OF<br>FSET_HS | 40 ns              | 40                               |
| Fall time of both SDA and SCL signals                                                             | tf       | SVT_I2C_MAX_CLK_LOW_OFF<br>SET_HS  | 40 ns              | 40                               |

## 6.5 Clock Stretching

I2C SVT supports the following three types of clock stretching:

- ◆ Byte-level clock stretching with a random or user-defined value
- ♦ Bit-level clock stretching in the address phase with a random or user-defined value
- ♦ Bit-level clock stretching in the data phase with a random or user-defined value

This section consists of the following sub-sections:

- ◆ "Clock Stretching With a Random Value" on page 74
- ◆ "Clock Stretching With a User-Defined Value" on page 75
- ◆ "Configurable Clock Stretching" on page 76

## 6.5.1 Clock Stretching With a Random Value

You can generate the stretch-time value via randomization. The svt\_i2c\_slave\_transaction as well as svt\_i2c\_master\_transaction class provide the following three variables to support the clock stretching with a random value:

- enable\_random\_clk\_stretch\_time\_after\_byte: Enables the byte-level stretching with a random value after each byte irrespective of an address or a data byte.
- enable\_random\_clk\_stretch\_time\_addr\_byte: Enables the bit-level stretching in the address phase with a random value.
- enable\_random\_clk\_stretch\_time\_data\_byte: Enables the bit-level stretching in the data phase with a random value.



- You should not enable all the above three variables in the same transaction of the slave.
- You can enable one or both variables for the bit-level stretching in the same transaction.

To control the range of randomization as per your requirement, use the following macros:

```
`define SVT_I2C_RAND_CLOCK_STRETCH_MAX 10000 // maximum value `define SVT I2C RAND CLOCK STRETCH MIN 5000 // minimum value
```

These macros are present in the svt\_i2c\_common\_defines.h file.

To enable the random-clock stretching, set the variables of the svt\_i2c\_slave\_transaction class in the slave sequence as follows:

◆ To enable the byte-level stretching with a random value, refer the following code snippet:

```
svt_i2c_slave_transaction tx_xacts_s;//handle of theslavetransaction
...
virtual task body();
   `uvm_create(tx_xacts_s)
        tx_xacts_s.enable_random_clk_stretch_time_after_byte = 1;
   `uvm_send(tx_xacts_s)
```

endtask: body

◆ To enable the bit-level stretching in the address phase with a random value, refer the following code snippet:

```
svt_i2c_slave_transaction tx_xacts_s; //handle of the slave transaction
...
virtual task body();
   `uvm_create(tx_xacts_s)
        tx_xacts_s.enable_random_clk_stretch_time_addr_byte= 1;
   `uvm_send(tx_xacts_s)
endtask: body
```

◆ To enable the bit-level stretching in the data phase with a random value, refer the following code snippet:

```
svt_i2c_slave_transaction tx_xacts_s; //handle of the slave transaction
...
virtual task body();
   `uvm_create(tx_xacts_s)
        tx_xacts_s.enable_random_clk_stretch_time_data_byte= 1;
   `uvm_send(tx_xacts_s)
endtask: body
```

◆ To enable the bit-level stretching in the address phase as well as the data phase with a random value, refer the following code snippet:

```
svt_i2c_slave_transaction tx_xacts_s; //handle of the slave transaction
...
virtual task body();
   `uvm_create(tx_xacts_s)
        tx_xacts_s.enable_random_clk_stretch_time_addr_byte= 1;
        tx_xacts_s.enable_random_clk_stretch_time_data_byte= 1;
        `uvm_send(tx_xacts_s)
endtask: body
```

## 6.5.2 Clock Stretching With a User-Defined Value

You can generate the stretch time using a user-defined value. The svt\_i2c\_slave\_transaction class as well as svt\_i2c\_master\_transaction provide the following three variables to support the clock stretching with a user-defined value:

- ♦ clk\_stretch\_time\_after\_byte: Enables the byte-level stretching with a user-defined value after each byte irrespective of an address or a data byte.
- ♦ clk\_stretch\_time\_addr\_byte: Enables the bit-level stretching in the address phase with a user-defined value.
- clk\_stretch\_time\_data\_byte: Enables the bit-level stretching in the data phase with a user-defined value.



- All the above three variables should not have a non-zero value in the same transaction of the slave.
- You can set a non-zero value to one or both variables for the bit-level stretching in the same transaction.

To enable the byte-level stretching with a user-defined value, set a non-zero value to the variables of the svt\_i2c\_slave\_transaction and svt\_i2c\_master\_transaction class in the slave sequence as follows:

◆ To enable the byte-level stretching with a user-defined value, refer the following code snippet:

```
svt_i2c_slave_transaction tx_xacts_s; //handle of the slave transaction
...
virtual task body();
   `uvm_create(tx_xacts_s)
        tx_xacts_s.clk_stretch_time_after_byte = 1000;
   `uvm_send(tx_xacts_s)
endtask: body
```

◆ To enable the bit-level stretching in the address phase with a user-defined value, refer the following code snippet:

```
svt_i2c_slave_transaction tx_xacts_s; //handle of the slave transaction
...
...
virtual task body();
   `uvm_create(tx_xacts_s)
        tx_xacts_s.clk_stretch_time_addr_byte= 1500;
   `uvm_send(tx_xacts_s)
endtask: body
```

◆ To enable the bit-level stretching in the data phase with a user-defined value, refer the following code snippet:

```
svt_i2c_slave_transaction tx_xacts_s; //handle of the slave transaction
...
virtual task body();
   `uvm_create(tx_xacts_s)
        tx_xacts_s.clk_stretch_time_data_byte= 1000; // user-defined value
   `uvm_send(tx_xacts_s)
endtask: body
```

◆ To enable the bit-level stretching in the address phase as well as the data phase with a user-defined value, refer the following code snippet:

```
svt_i2c_slave_transaction tx_xacts_s; //handle of the slave transaction .
...
virtual task body();
   `uvm_create(tx_xacts_s)
        tx_xacts_s.clk_stretch_time_addr_byte= 1; // user-defined value
        tx_xacts_s.clk_stretch_time_data_byte= 1; // user-defined value
   `uvm_send(tx_xacts_s)
endtask: body
```

## 6.5.3 Configurable Clock Stretching

You can configure the position of the clock stretching with a random or user-defined value. The svt\_i2c\_slave\_transaction as well as svt\_i2c\_master\_transaction class provide the following three variables to support the configurable position of the clock stretching:

- ♦ clk\_stretch\_bit\_level\_addr\_pos: Specifies the bit position that you want to stretch in the address phase.
- ♦ clk\_stretch\_bit\_level\_data\_pos: Specifies the bit position that you want to stretch in the data phase.
- ◆ clk\_stretch\_byte\_level\_pos: Specifies the byte position that you want to stretch in a complete transaction.



- You should not enable the bit-level stretching and byte-level stretching in the same transaction of the slave.
- You can enable the bit-level stretching in the same transaction in the address phase and the data phase.

There are the following scenarios with the configurable clock stretching:

- ◆ "Bit-Level Stretching (1 to 8) in the Address Phase" on page 77
- ◆ "Bit-Level Stretching (1 to 8) in the Data Phase" on page 78
- ◆ "Byte-Level Stretching [1 to data.size()]" on page 79

### 6.5.3.1 Bit-Level Stretching (1 to 8) in the Address Phase

You can perform the bit-level stretching in the address phase with the following scenarios:

- ♦ With a randomized-stretching position
  - ♦ With a hard-coded stretching value
  - ♦ With a random-stretching value
- ♦ With a user-defined stretching position
  - With a hard-coded stretching value
  - ♦ With a random-stretching value

#### For example:

◆ To stretch the random bit of the address phase with a user-defined stretched-time value, refer the following code snippet:

◆ To stretch the random bit of the address phase with a random stretched-time value, refer the following code snippet:

```
endtask: body
```

◆ To stretch the third bit of the address phase with a random stretched time, refer the following code snippet:

◆ To stretch the third bit of the address phase with a user defined stretched time, refer the following code snippet:

```
svt_i2c_slave_transactiontx_xacts_s; // handle of slave transaction
...
virtual task body();
   `uvm_create(tx_xacts_s)
        tx_xacts_s.clk_stretch_bit_level_addr_pos= 4'b0011;
        tx_xacts_s.clk_stretch_time_addr_byte= 10000;
   `uvm_send(tx_xacts_s)
endtask: body
```



In 7-bit addressing mode:

- Eight bit, that is the read or write bit, also gets stretched.
- Start byte also gets stretched.

#### 6.5.3.2 Bit-Level Stretching (1 to 8) in the Data Phase

You can perform the bit-level stretching in the data phase with the following scenarios:

- ♦ With a randomized-stretching position
  - ♦ With a hard-coded stretching value
  - ♦ With a random-stretching value
- ♦ With a user-defined stretching position
  - ♦ With a hard-coded stretching value
  - ♦ With a random-stretching value

#### For example:

◆ To stretch the random bit of each data byte with a user-defined stretched-time value, refer the following code snippet:

```
svt_i2c_slave_transaction tx_xacts_s;  // handle of slave transaction
...
virtual task body();
   `uvm_create(tx_xacts_s)
        tx_xacts_s. clk_stretch_time_data_byte= 10000;
   `uvm_rand_send(tx_xacts_s)
endtask: body
```

◆ To stretch the random bit of each data byte with a random stretched-time value, refer the following code snippet:

◆ To stretch the seventh bit of each data byte with a random stretched-time value, refer the following code snippet:

◆ To stretch the seventh bit of each data byte with a user-defined stretched-time value, refer the following code snippet:

### 6.5.3.3 Byte-Level Stretching [1 to data.size()]

You can perform the byte-level stretching with the following scenarios:

- ♦ With a randomized-stretching position
  - ♦ With a hard-coded stretching value
  - ♦ With a random-stretching value
- ♦ With a user-defined stretching position
  - ♦ With a hard-coded stretching value
  - ♦ With a random-stretching value



The byte-level stretching is applicable for the write command only.

#### For example:

◆ To stretch the random byte of a complete transaction with a user-defined stretched-time value, refer the following code snippet:

```
svt_i2c_slave_transaction tx_xacts_s;  // handle of slave transaction
...
virtual task body();
   `uvm_create(tx_xacts_s)
        tx_xacts_s. clk_stretch_time_after_byte= 10000;
   `uvm_rand_send(tx_xacts_s)
endtask: body
```

◆ To stretch the random byte of a complete transaction with a random stretched-time value, refer the following code snippet:

```
svt_i2c_slave_transaction tx_xacts_s;  // handle of slave transaction
...
virtual task body();
   `uvm_create(tx_xacts_s)
        tx_xacts_s.enable_random_clk_stretch_time_after_byte = 1'b1;
   `uvm_rand_send(tx_xacts_s)
endtask: body
```

◆ To stretch the fourth byte of a complete transaction with a random stretched-time value, refer the following code snippet:

◆ To stretch the fourth bit of a complete transaction with a user-defined stretched-time value, refer the following code snippet:

## 6.6 Blocking Slave

You can configure the slave as a blocking slave to generate blocking slave transactions. To generate multiple transactions with different configurations in the same sequence, that is back-to-back, configure the slave with different configurations for each transaction of the master in the same sequence. For this, use any of the following two ways in the same sequence:

- ◆ Enable the enable\_slave\_blocking variable of the svt\_i2c\_agent\_configuration.sv file. By default, this variable is disabled.
- ◆ Call the get\_response() method in a sequence



If you want to configure the slave as a blocking slave, enable the enable\_slave\_blocking variable. If you need a response from the driver, call the get\_response() method.

Perform the following steps to configure the slave as a blocking slave using the enable\_slave\_blocking variable:

1. Enable the enable\_slave\_blocking variable in the i2c\_base\_test.sv file.

```
cfg.slave_cfg[0].enable_slave_blocking = 1 ; // Set slave blocking
```

2. Send multiple transactions from the master. For this, refer the following code snippet:

```
virtual task body();
    `uvm_info("body", "Entering...", UVM_LOW)
    // first transaction
      uvm_do_with(tx_xacts_m,
         {
          tx_xacts_m.cmd
                                           == I2C_WRITE ;
                                            ==`SVT_I2C_SLAVE0_ADDRESS ;
          tx_xacts_m.addr
          tx_xacts_m.data.size()
                                        == 5;
          tx_x_c = 0;
          tx_xacts_m.send_start_byte == 0 ;
         })
    // second transaction
      'uvm_do_with(tx_xacts_m,
         {
          tx_xacts_m.cmd
                                           == I2C_WRITE ;
          tx_xacts_m.addr
                                            ==`SVT I2C SLAVEO ADDRESS ;
                                     == 3;
          tx_xacts_m.data.size() ==
tx_xacts_m.sr_or_p_gen == 0;
          tx_xacts_m.send_start_byte == 0 ;
    `uvm_info("body", "Exiting ...", UVM_LOW)
  endtask: body
```

3. Configure the slave using sequences for the corresponding transactions of master. For this, refer the following code snippet:

```
tx_xacts_s. clk_stretch_time_addr_byte = 1000;
   `uvm_send(tx_xacts_s)

// Second transaction to configure the slave for second transaction of master
   `uvm_create(tx_xacts_s)
        tx_xacts_s. clk_stretch_time_data_byte = 2000;
   `uvm_send(tx_xacts_s)

   `uvm_info("body", "Exiting...", UVM_LOW)
endtask: body
```

Perform the following step to configure the slave as a blocking slave using the get\_response() method:

After each transaction in master and slave sequences, call the <code>get\_response()</code> method to get response from the driver.

For master sequences, refer the following code snippet:

```
virtual task body();
    `uvm_info("body","Entering...",UVM_LOW)
    // SVT configuration handle
   svt_configuration cfg;
   // Get the SVT configuration
   p_sequencer.get_cfg(cfg);
   // Cast the SVT configuration handle on the local I2C configuration handle
   if (!$cast(i2c_cfg, cfg)) begin
      `uvm_fatal("body", "Unable to cast the configuration to a
                 svt_i2c_configuration class");
   end
`uvm do with( req,
                                          == `SVT_I2C_SLAVE0_ADDRESS;
                { req.addr
                  req.cmd
                                          == I2C_WRITE;
                  req.data.size()
                                          == 4;
                  req.sr_or_p_gen
                                          == 0;
                                          == 0;
                  req.send_start_byte
   // Call get_response only if configuration attribute, enable_put_response
   // is set 1.
  if(i2c cfg.enable put response == 1)
      get_response(rsp);
      uvm_info("body","Exiting...",UVM_LOW)
  endtask: body
```

For slave sequences, refer the following code snippet:

```
virtual task body();
    // SVT configuration handle
    svt_configuration cfg;
    // Get the SVT configuration
    p_sequencer.get_cfg(cfg);
    // Cast the SVT configuration handle on the local I2C configuration handle
    if (!$cast(i2c_cfg, cfg)) begin
        `uvm_fatal("body", "Unable to cast the configuration to a
        svt_i2c_configuration class");
    end
    `uvm_do(req)
    // Call get_response only if configuration attribute, enable_put_response
    // is set 1.
    if(i2c_cfg.enable_put_response == 1)
```

```
get_response(rsp);
endtask: body
```

### 6.7 User-Defined Directed Data Generation

You can configure the slave for user-specified directed data generation in a generic mode. For this, perform the following steps:

1. Slave configuration settings: Set enable\_slave\_blocking to 1:

```
cfg.slave_cfg[0].enable_slave_blocking = 1 ;
```

2. Specify the following data value in the svt\_i2c\_slave\_transaction class:

```
data.size() = 5;
data[0] = 9;
data[1] = 11;
data[2] = 3; and so on.
```



You need to set the data value in an individual data-array element.

For example, to enable master to read 5 bytes of data from pre-defined data-array elements, refer the following code snippet:

For master sequences:

```
virtual task body();
    `uvm_do_with(tx_xacts_m, {
              tx_xacts_m.cmd
                                          == I2C_READ ;
                                         ==`SVT_I2C_SLAVE0_ADDRESS ;
              tx_xacts_m.addr
             tx_xacts_m.data.size() == 5;
tx_xacts_m.sr_or_p_gen == 0;
              tx_xacts_m.send_start_byte == 0 ;
endtask: body
For slave sequences:
virtual task body();
     'uvm_create(tx_xacts_s)
        // User Defined data value
        tx_xacts_s.data.size() = 5;
        tx_xacts_s.data[0]
        tx xacts s.data[1]
        tx_xacts_s.data[2]
                               = 7;
        tx_xacts_s.data[3]
                               = 6;
        tx_xacts_s.data[4]
    `uvm_send(tx_xacts_s)
endtask: body
```

The master gets 5 data bytes as the data specified in the slave data-array elements is 5. If you specify only 4 data bytes in slave data-array elements and read 5 data bytes from the salve, then 5<sup>th</sup> data byte will be a random-data value.

## 6.8 Verification Topology

You can configure the instances of master agents or slave agents as ACTIVE or PASSIVE depending on your requirements.



In every scenario, at least one instance of the master VIP and the slave VIP is a must.

Figures 6-9 shows the verification topology to model the required number of master and slave agents in the testbench environment.

MASTER DUT

MASTER VIP
(Passive)

MASTERM VIP
(Active/Passive)

SLAVE DUT

SLAVE OVIP
(Passive)

SLAVE VIP
(Active/Passive)

SLAVEN VIP
(Active/Passive)

Figure 6-9. Verification Topology

In this topology, consider the following points:

- a. If the DUT works as the master (active component) then the instance of Master0 VIP is configured as the passive agent and only monitor is ACTIVE. Instances of other agents, such as Master1 VIP,...., MasterM VIP, are configured as ACTIVE or PASSIVE.
  - On the other side, single or multiple instances of the slave VIP is done to model the required number of slave agents. At least, one slave agent is ACTIVE. In the above figure, N is (num\_slaves-1) and M is (num\_masters-1).
- b. If the DUT works as the slave (active component) then the instance of Slaver0 VIP is configured as the passive agent and only monitor is ACTIVE. Instances of other agents, such as Slave1 VIP,...., SlaveN VIP, are configured as ACTIVE or PASSIVE.

On the other side, single or multiple instances of the master VIP is done to model the required number of master agents. At least, one master agent is ACTIVE. In the above figure, N is (num\_slaves-1) and M is (num\_masters-1).

Using this topology, you can model 1X1, 1XN, MX1, or MXN environments.



In passive agents, only monitor is ACTIVE. The sequencer and driver of agents are PASSIVE.

To model the above topology, the following three steps are required:

a. Instantiation of i2c interface and pass it to all the agents and DUT instance also.

```
/** Instantiate SV Interface for Master/Slave and connect the system clock */
svt_i2c_if i2c_if (SystemClock);
```

b. Instantiation of the master agent and slave agent (as per requirements) in the top-level file. Pass Agent ID and interface to it.

```
/** Instantiate Master Wrapper to model Master0 Agent*/
                          #(.I2C_AGENT_ID(0)) Master0 (i2c_if);
 svt_i2c_master_wrapper
 // Instantiate either or both the master DUT and slave DUT , and pass the interface
 // to it.
 MASTER_DUT
            mst_dut0 (interface connection) ;
 SLAVE_DUT slv_dut0 (interface connection)
  /** Instantiate Master Wrapper to model Master1 Agent*/
 svt_i2c_master_wrapper #(.I2C_AGENT_ID(1)) Master1 (i2c_if);
 /** Instantiate Master Wrapper to model MasterM Agent*/
                          #(.I2C_AGENT_ID(M)) MasterM (i2c_if);
 svt_i2c_master_wrapper
/** Instantiate Slave Wrapper to model SlaveO Agent*/
 svt_i2c_slave_wrapper #(.I2C_AGENT_ID(0)) Slave0 (i2c_if);
 /** Instantiate Slave Wrapper to model Slavel Agent*/
 svt_i2c_slave_wrapper #(.I2C_AGENT_ID(1)) Slave1 (i2c_if);
  /** Instantiate Slave Wrapper to model Slave2 Agent*/
 svt_i2c_slave_wrapper #(.I2C_AGENT_ID(2)) Slave2 (i2c_if);
 /** Instantiate Slave Wrapper to model SlaveN Agent*/
 svt_i2c_slave_wrapper
                         #(.I2C_AGENT_ID(N)) SlaveN (i2c_if);
```

c. Set the "num\_masters", "num\_slaves", and "is\_active" configuration parameters in the env/cust\_svt\_i2c\_system\_configuration.sv file.

```
/** Assign necessary configuration parameters. */ this.num_masters = M; //M is a positive integer value and must be greater than zero // and equal to the number of master agent instances created in the top-level file. this.num_slaves = N; // N is a positive integer value and must be equal to greater //than zero and the number of slave agent instances created in the top-level file.
```

```
/** Create port configurations */
this.create_sub_cfgs(this.num_masters, this.num_slaves);
/** Set mode */
this.master_cfg[0].is_active = 0;
```

## 6.9 Glitch Insertion and Rejection

Glitch insertion and rejection has been implemented for both the Serial Clock (SCL) and the Serial Data (SDA) lines.

For the SCL line, glitch insertion is implemented only for the master, where as glitch rejection is implemented for both the master and the slave.

For the SDA line, glitch insertion and rejection is implemented for the master and the slave.

The implementation details are as follows:

- ♦ Four configurable parameters have been added in the svt\_i2c\_configuration.sv file. They are:
  - ◆ enable\_glitch\_insert\_sda: Determines whether glitch insertion on the SDA line is enabled or not. The possible values for this parameter are:
    - ♦ 0 : Glitch insertion feature is disabled
    - ♦ 1: Glitch insertion feature is enabled
  - ◆ glitch\_size\_sda: Specifies glitch size and delay from the transition edge of SDA in terms of number of reference clock cycles.
  - ◆ enable\_glitch\_insert\_scl: Determines whether glitch insertion on the SCL line is enabled or not. The possible values for this parameter are:
    - ♦ 0: Glitch insertion feature is disabled
    - ♦ 1: Glitch insertion feature is enabled
  - ◆ glitch\_size\_scl: Specifies glitch size and delay from the transition edge of SCL in terms of number of reference clock cycles.
- ❖ Glitch insertion can be enabled or rejected on the SDA line as follows:
  - ♦ On SDA line, both the master and the slave can insert the glitch while driving, and both can reject the glitch while sampling. To enable glitch insertion and rejection for I2C Master, set the value of the enable\_glitch\_insert\_sda configuration parameter to 1, and provide an integral value to the glitch\_size\_sda parameter as shown below:

```
// Enable glitch insertion and rejection for Master
cfg.master_cfg[0].enable_glitch_insert_sda = 1'b1;
// Specify the glitch size for Master
cfg.master_cfg[0].glitch_size_sda = 4;
```

◆ To enable glitch insertion and rejection for I2C Slave, set the value of the enable\_glitch\_insert\_sda configuration parameter to 1, and provide an integral value to the glitch\_size\_sda parameter as shown below:

```
// Enable glitch insertion and rejection for slave
```

```
cfg.slave_cfg[0].enable_glitch_insert_sda = 1'b1;
// Specify the glitch size for slave
cfg.slave_cfg[0].glitch_size_sda = 2;
```

- ❖ Glitch insertion and rejection can be enabled on the SCL line as follows:
  - ◆ On the SCL line, only the master can insert the glitch, whereas both the master and the slave can reject the glitch. To enable glitch insertion and rejection for I2C Master, set the value of the enable\_glitch\_insert\_scl configuration parameter to 1, and provide an integral value to the glitch\_size\_scl parameter as shown below:

```
// Enable glitch insertion and rejection for Master
cfg.master_cfg[0].enable_glitch_insert_scl = 1'b1;

// Specify the glitch size for Master
cfg.master_cfg[0].glitch_size_scl = 4;
```

◆ To enable glitch rejection for I2C Slave, set the value of the enable\_glitch\_insert\_scl configuration parameter to 1, and provide an integral value to the glitch\_size\_scl parameter as shown below:

```
// Enable glitch rejection for Slave
fg.slave_cfg[0].enable_glitch_insert_scl = 1'b1;
// Specify the glitch size for Slave
cfg.slave_cfg[0].glitch_size_scl = 2;
```

The glitch inserted by the master, only affects the bits derived by the master. Similarly, the glitch inserted by the slave only affects the bits derived by the slave.

For example, if glitch is enabled for the master, it will be inserted by the master for the address bits and by the slave for the ACK bit.

Code to insert glitch on the SDA line from the master and slave, in case of a READ Command is given below:

```
class glitch_insertion_test extends i2c_base_test;
  /** UVM component utility macro */
  `uvm_component_utils(glitch_insertion_test)
      /** Class constructor */
      function new(string name = "glitch_insertion_test", uvm_component parent=null);
      super.new(name,parent);
      endfunction: new
      /** build() - Method to build various components */
      virtual function void build phase (uvm phase phase);
      super.build_phase(phase);
      `uvm_info("build_phase", "Entered ...", UVM_LOW)
      /** Configure Master and Slave configurations */
      // Enable glitch insertion for Master
          cfg.master_cfg[0].enable_glitch_insert_sda = 1'b1;
      // Enable glitch insertion for slave
          cfg.slave_cfg[0].enable_glitch_insert_sda = 1'b1;
      // Width of glitch inserted for Master
         cfg.master_cfg[0].glitch_size_sda = 4;
```

```
// Width of glitch inserted for slave
          cfg.slave_cfg[0].glitch_size_sda = 2;
      /** Disable the virtual default sequence on the the virtual sequencer started in
      the i2c_base_test */
          uvm_config_db#(uvm_object_wrapper)::set(this,
      "env.i2c_system_env.sequencer.main_phase", "default_sequence",
      i2c_null_virtual_sequence::type_id::get());
      /** Apply the master random i2c sequence to the i2c master sequencer */
      uvm_config_db#(uvm_object_wrapper)::set(this,
      "env.i2c_system_env.master[0].sequencer.main_phase", "default_sequence",
      i2c_random_master_sequence::type_id::get());
      /** Apply the slave random sequence to the i2c slave sequencer */
      uvm_config_db#(uvm_object_wrapper)::set(this,
      "env.i2c_system_env.slave[0].sequencer.main_phase", "default_sequence",
      i2c_random_slave_sequence::type_id::get());
 `uvm_info("build_phase", "Exited ...", UVM_LOW)
endfunction: build phase
/** This is the main phase */
  task main_phase(uvm_phase phase);
    `uvm_info("main_phase","Entered ...",UVM_LOW)
    `uvm_info("main_phase", $sformatf("Setting the drain time in the main_phase"),
UVM NONE)
    phase.phase_done.set_drain_time(this, (5));
    `uvm_info("main_phase","Exited ...",UVM_LOW)
  endtask: main_phase
endclass: glitch_insertion_test
```

Figure 6-10 shows the waveform obtained after glitch is inserted from the master and the slave on the SDA line.

Figure 6-10 Glitch Insertion Waveform on the SDA Line



Code to insert glitch on the SCL line from the master and slave, in case of a READ Command is given below:

```
class glitch_insertion_test extends i2c_base_test;
  /** UVM component utility macro */
  `uvm_component_utils(glitch_insertion_test)
        /** Class constructor */
        function new(string name = "glitch insertion test", uvm component parent=null);
          super.new(name,parent);
        endfunction: new
        /** build() - Method to build various component */
        virtual function void build_phase(uvm_phase phase);
          super.build phase(phase);
          `uvm_info("build_phase","Entered ...",UVM_LOW)
      /** Configure master and slave configurations */
      // Enable glitch insertion for master
         cfg.master_cfg[0].enable_glitch_insert_scl = 1'b1;
      // Enable glitch rejection for slave
         cfg.slave_cfg[0].enable_glitch_insert_scl = 1'b1;
      // Width of glitch inserted for master
         cfg.master_cfg[0].glitch_size_scl = 4;
      // Width of glitch rejected for slave
      cfg.slave_cfg[0].glitch_size_scl = 2;
      /** Disable the virtual default sequence on the the virtual sequencer started in
      the i2c_base_test */
      uvm_config_db#(uvm_object_wrapper)::set(this,
      "env.i2c system env.sequencer.main phase", "default sequence",
      i2c_null_virtual_sequence::type_id::get());
```

```
/** Apply the master random i2c sequence to the i2c master sequencer */
      uvm_config_db#(uvm_object_wrapper)::set(this,
      "env.i2c_system_env.master[0].sequencer.main_phase", "default_sequence",
      i2c_random_master_sequence::type_id::get());
      /** Apply the slave random sequence to the i2c slave sequencer */
      uvm_config_db#(uvm_object_wrapper)::set(this,
      "env.i2c_system_env.slave[0].sequencer.main_phase", "default_sequence",
      i2c_random_slave_sequence::type_id::get());
       `uvm_info("build_phase","Exited ...",UVM_LOW)
                                                        endfunction: build_phase
      /** This is the main_phase */
      task main_phase(uvm_phase phase);
      `uvm_info("main_phase","Entered ...",UVM_LOW) `uvm_info("main_phase",
      $sformatf("Setting the drain time in the main_phase"), UVM_NONE)
          phase.phase_done.set_drain_time(this, (5));
          uvm_info("main_phase","Exited ...",UVM_LOW)
  endtask: main_phase
endclass: glitch insertion test
```

Figure 6-11 shows the waveform obtained after glitch is inserted from the master and the slave on the SDA line.

Figure 6-11 Glitch Insertion Waveform on the SCL Line



For user defined glitch insertion on SCL and SDA lines, refer the following test cases from intermediate examples:

- ts.glitch\_insertion\_on\_scl\_test.sv
- ts.glitch insertion on sda test.sv

For glitch insertion on SCL and SDA lines with random size and position, refer the following test cases from intermediate examples:

- ts.glitch\_insertion\_on\_scl\_with\_random\_size\_and\_position\_test.sv
- ts.glitch insertion on sda with random size and position test.sv

For glitch rejection from the slave side only, refer the following test case from intermediate examples:

ts.no\_glitch\_inserted\_from\_master\_and\_glitch\_rejection\_on\_scl\_from\_slave\_test.sv

#### 6.10 EEPROM Mode of Slave

To configure the slave in EEPROM mode, set slave\_type to SVT\_I2C\_EEPROM in the i2c\_base\_test.sv file as shown below:

```
cfg.slave_cfg[0].slave_type = `SVT_I2C_EEPROM ; // Set Slave as EEPROM
```

Intermediate examples contain an eeprom\_test with the file name ts.eeprom\_test.sv.

In the EEPROM mode, the first two data bytes in every transaction, represent the address of EEPROM from where the Write/Read operation needs to start.

## 6.10.1 Write Operation

You can write at any address of EEPROM, by sending a transaction with a write command and the address, as the first two bytes of data. For example, the code given below writes at address 16'h0000:

```
`uvm_do_with( req,
     req.addr == `SVT_I2C_SLAVE0_ADDRESS ;
     req.cmd == I2C_WRITE ;
     req.data.size() == 6;
     // The 2-bytes of data given below represents the EEPROM address from where you
    want to start writing. For example, at the address 16'h0000.
     req.data[0] == 8'h00 ; // First byte of the starting address 16'h0000
     req.data[1] == 8'h00; // Second byte of the starting address 16'h0000
     // The 4-bytes given below represent the actual data bytes to be written on.
     req.data[2] == 8'hde; // Data Byte 0 with EEPROM address = 16'h0000
     req.data[3] == 8'had ; // Data Byte 1 with EEPROM address = 16'h0001 req.data[4] == 8'hbe ; // Data Byte 2 with EEPROM address = 16'h0002
     req.data[5] == 8'haf; // Data Byte 3 with EEPROM address = 16'h0003
     req.sr_or_p_gen == 0 ;
     req.send_start_byte == 0 ;
```

### 6.10.2 Read Operation

You can read from any address of EEPROM by:

- Sending a transaction with a write command and the address from where you want to read, as the first two bytes of data. This sets the EEPROM memory address to the address specified by you. This is also called a dummy write operation.
- \* Following that, sending a transaction with a read command and the required data size.

For example, the code given below sets the EEPROM address to 16'h0000 using a dummy write:

The pointer is now pointing at EEPROM address 16'h0000. Now, send a transaction with a read command and the required data size to read the data. The code given below reads the data written at address 16'h0000:

#### 6.11 Bus Clear

In the event where the SDA is stuck LOW, the master sends 9 clock pulses. The device that held the bus LOW should release it sometime within those 9 clocks. If not, you can use the HW reset or cycle power to clear the bus.

This enhancement will be activated on using the define SVT\_I2C\_3\_0 and is applicable only on the slave side.

You have to add +define+SVT\_I2C\_3\_0 in the vcs\_build\_options file.

Table 6-9 provides the description of variables to be set for the bus clear feature on the slave side:

Table 6-9 Variables for Bus Clear

| Slave Variable                    | Description                                                                                                      | Valid Range                                                                                               | Remarks                                                |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------|
| enable_bus_clear_sda              | Enables bus clear feature for SDA                                                                                | 0, 1                                                                                                      | Configuration Variable (static one-time configuration) |
| clock_count_bus_clear_sda<br>_low | Specifies the number of SCL posedges on which SDA will be pulled low.                                            | Any integral value                                                                                        | Configuration Variable (static one-time configuration) |
| bus_clear_sda_timeout             | Specifies the delay according to the timescale, after which SDA must remain low to declare that SDA is stuck low | Any integral value                                                                                        | Configuration Variable (static one-time configuration) |
| clock_count_for_sda_bus_c<br>lear | Specifies the number of SCL posedges on which SDA will be released                                               | Any integral value<br>(1-9 as per protocol,<br>but you can set any<br>integral value even<br>outside 1-9) | Configuration Variable (static one-time configuration) |

❖ To enable SDA bus clear feature: Pass the define SVT\_I2C\_3\_0 and set enable\_bus\_clear\_sda to 1.

- To set SDA stuck LOW: Set value of variable clock\_count\_bus\_clear\_sda\_low such that SDA is pulled down.
- ❖ To detect SDA stuck LOW on bus: Set configuration variable bus\_clear\_sda\_timeout to a number for which time you want the SDA to be held LOW. This will serve as the condition for SDA stuck LOW.
- **♦ To enable Bus Clear**: Set the number of posedges of SCL at which bus clear needs to be done, using the variable clock\_count\_for\_sda\_bus\_clear.

For reference, see the test file ts.bus\_clear\_test.sv.

Figure 6-12 shows the bus clear waveform:

Figure 6-12 Bus Clear Waveform



## 7 Note

According to the values of the variables set, protocol violations may be observed from checker (setup/hold time violations or unintended slave behavior) while using the bus clear feature. You need to either set the values accordingly or demote the errors.

### 6.12 FM Plus for Master Code in HS Mode

I2C SVT VIP supports Fast mode plus speed for Master code in HS mode. To enable this feature, set the start\_hs\_in\_fm\_plus configuration parameter for the slave.

For more information, see ts.fm\_mode\_plus\_in\_hs\_mode\_test.sv file.

## 6.13 Mixed Speed Support

I2C SVT VIP supports mixed speed device support in the following scenarios:

Single master and single slave:

Table 6-10 Mixed Speed Support for Single Master and Single Slave

| Master (Tx) | Slave (Rx) |
|-------------|------------|
| ss          | FM         |
| FM          | SS         |

Single master and multiple slaves on the same bus:

Table 6-11 Mixed Speed Support for Single Master and Multiple Slaves

| Master (Tx) | Slave 0 (Rx) | Slave 1 (Rx) |
|-------------|--------------|--------------|
| ss          | SS           | FM           |
| FM          | SS           | FM           |

I2C SVT VIP contains a dedicated example environment for mixed speed mode support, named as tb\_i2c\_svt\_uvm\_single\_master\_multi\_mix\_speed\_slave. By default it has a single master and two slaves with different speeds as stated in Table 6-11.

For the master (SS), slave0 (SS) and slave1 (FM) scenario, the test is ts.mst\_std\_s0\_std\_s1\_fast\_test.sv.

For the master (FM), slave0 (SS) and slave1 (FM) scenario, the test is ts.mst\_fast\_s0\_std\_s1\_fast\_test.sv.



When the master is configured in the fast mode and the slowest slave is in the standard mode, the master should communicate at the speed of the standard mode, which is at the speed of the slowest slave. To configure the master in a speed compatible with the slowest slave, configure the timing parameters of the master as per the slowest slave's timing parameters, that is to the standard mode.

The example environment contains the svt\_i2c\_user\_defines.svi file, which contains the macro definitions of all the speed modes. For the master (FM), slave0 (SS) and slave1 (FM) condition, modify the following macros as per the standard speed mode, by specifying the range of the timing parameters:

```
SVT_I2C_MAX_HD_DAT_FS
                                              2000 //changed from 900 to 2000
                                              1000 //changed from 300 to 1000
SVT_I2C_MAX_CLK_HIGH_OFFSET_FS
                                                   //changed from 20 to 0
SVT_I2C_MIN_CLK_HIGH_OFFSET_FS
                                                   //changed from 20 to 0
SVT_I2C_MIN_CLK_LOW_OFFSET_FS
SVT_I2C_MAX_SU_STA_FS
                                              10000
                                                      //changed from 1500 to 10000
                                              10000
                                                      //changed from 1500 to 10000
SVT_I2C_MAX_SU_STO_FS
                                              1000
                                                      //changed from 500 to 1000
SVT_I2C_MAX_SU_DAT_FS
                                              6000
SVT_I2C_MAX_HD_STA_FS
                                                      //changed from 1500 to 6000
                                              1000
                                                      //changed from 500 to 1000
SVT I2C MIN HD DAT MAX FS
                                              900
                                                      //changed from 800 to 900
SVT_I2C_MAX_HD_DAT_MIN_FS
                                              10000
                                                      //changed from 2500 to 10000
SVT_I2C_MAX_TBUF_TIME_FS
```

By default the svt\_i2c\_user\_defines.svi file in the

tb\_i2c\_svt\_uvm\_single\_master\_multi\_mix\_speed\_slave example environment, has fast mode macro definitions according to the scenario master (FM), slave0 (SS) and slave1 (FM).

Directed value in the range specified in svt\_i2c\_user\_defines.svi file will be set in i2s\_base\_test.sv file as follows:

/\*\* Setting fast speed mode timing parameters value of master, to communicate in standard speed mode\*\*/

```
cfg.master_cfg[0].scl_high_time_fs
                                          4300;
cfg.master_cfg[0].scl_low_time_fs
                                       = 4700;
cfg.master cfg[0].min su sta time fs
                                          10000;
cfg.master cfg[0].min su sto time fs
                                          10000;
cfg.master_cfg[0].min_su_dat_time_fs
                                          1000;
cfg.master_cfg[0].min_hd_sta_time_fs
                                          6000;
cfg.master_cfg[0].min_hd_dat_time_fs
                                          1000;
cfg.master_cfg[0].max_hd_dat_time_fs
                                          2000;
cfg.master_cfg[0].tbuf_time_fs
                                          10000;
cfg.master_cfg[0].scl_high_time_offset_fs = 700;
cfg.master_cfg[0].scl_low_time_offset_fs = 300;
```

#### 6.14 Event Pool

I2C SVT VIP has implemented the event pool concept to access the events inside VIP components. Table 6-12 provides the list of the events.

Table 6-12 List of Events

| Name of events in Master's agent Monitor | Name of events in<br>Master's agent Driver | Name of events in Slave's agent Monitor | Name of events in Slave's agent Driver |
|------------------------------------------|--------------------------------------------|-----------------------------------------|----------------------------------------|
| EVENT_TX_XACT_ENDE D                     | EVENT_START_GENERA<br>TED                  | EVENT_TX_XACT_ENDED                     | EVENT_START_DETECT ED                  |
| EVENT_START_CONDITION                    | EVENT_STOP_GENERAT ED                      | EVENT_START_CONDITION                   | EVENT_STOP_DETECTE<br>D                |
| EVENT_STOP_CONDITIO<br>N                 | EVENT_ACK_GENERATE<br>D                    | EVENT_STOP_CONDITION                    | EVENT_ACK_RECEIVED                     |
| EVENT_ACK_RECEIVED                       | EVENT_NACK_GENERA<br>TED                   | EVENT_ACK_RECEIVED                      | EVENT_NACK_RECEIVE<br>D                |
| EVENT_NACK_RECEIVE D                     | EVENT_ACK_RECEIVED                         | EVENT_NACK_RECEIVED                     | EVENT_ACK_GENERATE<br>D                |
| EVENT_START_BYTE                         | EVENT_NACK_RECEIVE D                       | EVENT_START_BYTE                        | EVENT_NACK_GENERAT<br>ED               |
| EVENT_GEN_CALL                           | EVENT_REPEATED_STA<br>RT_GENERATED         | EVENT_GEN_CALL                          |                                        |

#### Table 6-12 List of Events

| Name of events in Master's agent Monitor | Name of events in<br>Master's agent Driver | Name of events in Slave's agent Monitor | Name of events in Slave's agent Driver |
|------------------------------------------|--------------------------------------------|-----------------------------------------|----------------------------------------|
| EVENT_SLAVE_ADD_7_B                      | EVENT_START_BYTE_T<br>RANSMITED            | EVENT_SLAVE_ADD_7_B                     |                                        |
| EVENT_SLAVE_ADD_10_                      | EVENT_GENERAL_CALL<br>_ADDR_SENT           | EVENT_SLAVE_ADD_10_B                    |                                        |
| EVENT_GET_PACKET                         | EVENT_GENERAL_CALL<br>_SEC_BYTE_SENT       | EVENT_GET_PACKET                        |                                        |
| EVENT_REPEATED_STAR<br>T_CONDITION       | EVENT_ARBITRATION_L<br>OSS_DETECTED        | EVENT_REPEATED_STAR<br>T_CONDITION      |                                        |

The code given below illustrates the method to access the events of an event pool from a top level scope:

```
// Instance of a top level environment
i2c basic env env1;
// Instances of uvm event to access individual events
uvm event e1, e2, e3, e4;
// Four instances of event pool to access event pools associated with the four
components - master's monitor, master's driver, slave's monitor and slave's driver
uvm_event_pool ep1, ep2, ep3, ep4;
      // Start of initial block
      initial
       begin
      // Casting the environment
      #1 $cast(env1,uvm_top.find("*.env"));
      // Mapping the master's monitor event pool to uvm_event_pool handle ep1
      ep1 = env1.i2c system env.master[0].monitor.event pool;
      // Mapping the master's monitor event pool to uvm_event_pool handle ep2
      ep2 = env1.i2c_system_env.master[0].driver.event_pool ;
      // Mapping the master's monitor event pool to uvm_event_pool handle ep3
      ep3 = env1.i2c system env.slave[0].monitor.event pool;
      // Mapping the master's monitor event pool to uvm_event_pool handle ep4
      ep4 = env1.i2c_system_env.slave[0].driver.event_pool
      // Printing the events of event pools
      ep1.print();
      ep2.print();
      ep3.print();
      ep4.print();
      // Mapping individual events of event pool to uvm_event handles i.e e1,e2,e3,e4
      e1 = ep1.get("EVENT START CONDITION");
      e2 = ep2.get("EVENT_START_GENERATED");
      e3 = ep3.get("EVENT_START_CONDITION");
      e4 = ep4.get("EVENT_START_DETECTED");
```

```
// Waiting for triggering of event e4 i.e "EVENT_START_DETECTED"
e4.wait_trigger();
// Any method can be placed over here
$display(" event EVENT_START_DETECTED has been accessed ");
end
```

## 6.15 Analysis Port for Byte Level Data Transmission

Byte level data transmission has been implemented in the master and slave monitors, at the analysis port data\_observed\_port. For byte-by-byte data comparison, connect the analysis port data\_observed\_port with item\_collected\_port of scoreboard in a top level environment.

For example, in the intermediate examples of I2C SVT VIP, i2c\_intermediate\_env is a top level environment in which scoreboard has been instantiated. It's item\_collected\_<master/slave> port is connected to the data\_observed\_port analysis port of the master and the slave monitor as shown below:

```
i2c_system_env.master[0].monitor.data_observed_port.connect(sb.item_collected_master);
i2c_system_env.slave[0].monitor.data_observed_port.connect(sb.item_collected_slave);
```

## 6.16 Changing Driving Strength of SCL Line from VIP

To change the driving strength of SCL on the I2C interface from the VIP, use the following options in the compile time script (vcs\_build\_options):

```
+define+SVT_I2C_SLV_SCL_STRENGTH=weak0,strong1
+define+SVT_I2C_MST_SCL_STRENGTH=weak0,strong1
```

Any strength can be passed according to the requirement as arguments of macro.

## 6.17 Changing Driving strength of SDA Line from VIP

To change the driving strength of SDA on the I2C interface from the VIP, use following options in the compile time script (vcs\_build\_options):

```
+define+SVT_I2C_SLV_SDA_STRENGTH=weak1,strong0
+define+SVT_I2C_MST_SDA_STRENGTH=weak1,strong0
```

## 6.18 Essential Requirements

- ❖ In the I2C VIP, the RST pin is active HIGH, and it requires a toggle from 0 → 1 → 0 before the START condition. It should be in LOW state during simulation.
- At least one master and one slave agent instantiation is essential for VIP usage. If you are using a single master and a single slave environment, and one component is your DUT, then the corresponding VIP AGENT should be in PASSIVE mode.
- ❖ By default, VIP supports data size up to 4KBytes. If you want to increase the data size, then reconfigure the value of I2C\_NVS\_MAX\_DATA\_ARR\_SIZE.

For example,

For setting data bytes equal to 100 KBytes (102400 bytes), I2C\_NVS\_MAX\_DATA\_ARR\_SIZE needs to be set to 614400 (102400 \*6).

```
Way to access: defparam <wrapper instance
name>.Master.Master.I2C_NVS_MAX_DATA_ARR_SIZE = <Number of bytes *6>
defparam Master.Master.Master.I2C NVS MAX DATA ARR SIZE = 614400;
```

- defparam Slave.Slave.I2C\_NVS\_MAX\_DATA\_ARR\_SIZE = 614400;
- ❖ By default all timing parameters have value with respect to 1 GHz reference clock. For example, 1ns reference Clock period. It is recommended to pass 1 GHz reference clock to VIP, whereas rest of the components in the User's system level environment can operate on their own frequency.



It is recommended to manipulate all the timing parameters value accordingly in-order to update the reference frequency.

For more information, see Chapter 7 Frequently Asked Questions.

### 6.19 I2C UVM Scenario Reference Guide

Table 6-13 UVM Scenario Reference Guide

| Scenario                          | Configuration Attributes Used                 | Reference Tests                                                                                                                                     |
|-----------------------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| To configure Slave Address        | slave_address                                 | <intermediate_example>/env/i2c_base_test.sv</intermediate_example>                                                                                  |
| To configure type of Slave        | slave_type                                    | <pre><intermediate_example>/env/i2c_base_test.sv <intermediate_example>/tests/ts.eeprom_test.sv</intermediate_example></intermediate_example></pre> |
| To configure Bus Speed            | bus_speed                                     | <intermediate_example>/env/i2c_base_test.sv</intermediate_example>                                                                                  |
| To configure 10-bit addressing    | enable_10bit_addr                             | <intermediate_example>/env/i2c_base_test.sv</intermediate_example>                                                                                  |
| To Enable bus clear               | enable_bus_clear_sda<br>bus_clear_sda_timeout | <intermediate_example>/tests/ts.bus_clear_test.</intermediate_example>                                                                              |
| To enable Glitch Insertion at SDA | enable_glitch_insert_sda<br>glitch_size_sda   | ts.glitch_insertion_on_sda_test.sv ts.glitch_insertion_on_sda_with_random_size_ and_position_test.sv                                                |
| To enable Glitch Insertion at SCL | enable_glitch_insert_scl<br>glitch_size_scl   | ts.glitch_insertion_on_scl_test.sv ts.glitch_insertion_on_scl_with_random_size_ test.sv                                                             |

Table 6-14 UVMUVM Scenario Reference Guide (For Master Only)

| Scenario                               | Reference Tests                                                                                                                                             | Transction<br>Attributes | Stimulus                                                                                                                                                          |
|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Set Master to<br>send READ<br>Command  | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_basic_sys/tests/ts.s<br>end_multi_transaction_with_start_byte_and<br>_repeated_start_test.sv | cmd = `I2C_READ          | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_ba<br>sic_sys/env/i2c_mst_multi_transact<br>ion_with_repeated_start_and_start<br>_byte_sequence.sv |
| Set Master to<br>send WRITE<br>Command | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_basic_sys/tests/ts.s<br>end_multi_transaction_with_start_byte_and<br>_repeated_start_test.sv | cmd =<br>`I2C_WRITE      | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_ba<br>sic_sys/env/i2c_mst_multi_transact<br>ion_with_repeated_start_and_start<br>_byte_sequence.sv |

| Scenario                                                                               | Reference Tests                                                                                                                                             | Transction<br>Attributes | Stimulus                                                                                                                                                          |
|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Set Master to<br>send<br>GENERAL_CA<br>LL Command                                      | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_basic_sys/tests/ts.g<br>eneral_call_test.sv                                                  | cmd =<br>`I2C_GEN_CALL   | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_ba<br>sic_sys/env/i2c_mst_gen_call_seq<br>uence.sv                                                 |
| Set Master to<br>generate<br>particular Slave<br>Address                               | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_basic_sys/tests/ts.s<br>end_multi_transaction_with_start_byte_and<br>_repeated_start_test.sv | addr                     | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_ba<br>sic_sys/env/i2c_mst_multi_transact<br>ion_with_repeated_start_and_start<br>_byte_sequence.sv |
| Set Master to<br>send 10-bit<br>Address                                                | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_basic_sys/tests/ts.s<br>end_multi_transaction_with_start_byte_and<br>_repeated_start_test.sv | addr_10bit = 0           | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_ba<br>sic_sys/env/i2c_mst_multi_transact<br>ion_with_repeated_start_and_start<br>_byte_sequence.sv |
| Set Master to<br>send 10-bit<br>Address                                                | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_basic_sys/tests/ts.di<br>rected_test_for_10_bit_addressing_test.sv                           | addr_10bit = 1           | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_ba<br>sic_sys/env/i2c_mst_10_bit_addre<br>ssing_sequence.sv                                        |
| Set Master to<br>generate N<br>number of data<br>bytes                                 | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_basic_sys/tests/ts.s<br>end_multi_transaction_with_start_byte_and<br>_repeated_start_test.sv | data.size()              | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_ba<br>sic_sys/env/i2c_mst_multi_transact<br>ion_with_repeated_start_and_start<br>_byte_sequence.sv |
| Set Master to<br>generate User<br>defined data<br>value in case of<br>WRITE<br>command | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_basic_sys/tests/ts.s<br>end_multi_transaction_with_start_byte_and<br>_repeated_start_test.sv | data[]                   | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_ba<br>sic_sys/env/i2c_mst_multi_transact<br>ion_with_repeated_start_and_start<br>_byte_sequence.sv |
| Set Master to<br>generate<br>repeated Start<br>condition                               | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_basic_sys/tests/ts.s<br>end_multi_transaction_with_start_byte_and<br>_repeated_start_test.sv | sr_or_p_gen = 1          | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_ba<br>sic_sys/env/i2c_mst_multi_transact<br>ion_with_repeated_start_and_start<br>_byte_sequence.sv |
| Set Master to<br>generate Stop<br>condition                                            | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_basic_sys/tests/ts.s<br>end_multi_transaction_with_start_byte_and<br>_repeated_start_test.sv | sr_or_p_gen = 0          | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_ba<br>sic_sys/env/i2c_mst_multi_transact<br>ion_with_repeated_start_and_start<br>_byte_sequence.sv |
| Set master to send Start Byte                                                          | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_basic_sys/tests/ts.s<br>end_multi_transaction_with_start_byte_and<br>_repeated_start_test.sv | send_start_byte = 1      | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_ba<br>sic_sys/env/i2c_mst_multi_transact<br>ion_with_repeated_start_and_start<br>_byte_sequence.sv |

101

| Scenario                                                                    | Reference Tests                                                                                                               | Transction<br>Attributes | Stimulus                                                                                                                        |
|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| Set Master to<br>send second<br>byte general<br>call                        | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_basic_sys/tests/ts.g<br>eneral_call_test.sv                    | sec_byte_gen_call        | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_ba<br>sic_sys/env/i2c_mst_gen_call_seq<br>uence.sv               |
| Set Master to<br>abort it's<br>transaction if it<br>loss the<br>Arbitration | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_multi_master_multi_<br>slave/tests/ts.base_test.sv             | abort_if_arb_lost        | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_UVM_<br>multi_master_multi_slave/env/i2c_<br>default_mst_sequence.sv |
| Enable<br>Arbitration for<br>Master                                         | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_multi_master_multi_<br>slave/tests/ts.base_test.sv             | arbitrate                | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_UVM_<br>multi_master_multi_slave/env/i2c_<br>default_mst_sequence.sv |
| Set Master to<br>retry if it receive<br>NACK from<br>Slave                  | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_basic_sys/tests/ts.di<br>rected_test_for_retry_if_nack_test.sv | retry_if_nack            | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_ba<br>sic_sys/env/i2c_mst_retry_if_nack_<br>sequence.sv          |

Table 6-15 UVM Scenario Reference Guide (For Slave Only)

| Scenario                                                                     | Reference Tests                                                                                                               | Transction<br>Attributes | Stimulus                                                                                                                    |
|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Set Slave to<br>send User<br>Defined data for<br>READ<br>command             | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_basic_sys/tests/ts.u<br>ser_conf_data_test.sv                  | data[]                   | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_int<br>ermediate_sys/env/i2c_slave_user<br>_conf_sequence.sv |
| Set Slave to<br>send NACK for<br>Particular Data<br>byte                     | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_basic_sys/tests/ts.di<br>rected_test_for_nack_for_data_test.sv | nack_data                | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_ba<br>sic_sys/env/i2c_slv_nack_data_se<br>quence.sv          |
| Set Slave to<br>send NACK for<br>it's Address                                | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_basic_sys/tests/ts.di<br>rected_test_for_retry_if_nack_test.sv | nack_addr = 1            | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_ba<br>sic_sys/env/i2c_slv_nack_address<br>_sequence.sv       |
| Set Slave to<br>send NACK N<br>number of times<br>when Master is<br>retrying | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_basic_sys/tests/ts.di<br>rected_test_for_retry_if_nack_test.sv | nack_addr_count          | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_ba<br>sic_sys/env/i2c_slv_nack_address<br>_sequence.sv       |

| Scenario                                                                                  | Reference Tests                                                                                                                                           | Transction<br>Attributes                          | Stimulus                                                                                                                                                            |
|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Enable clock<br>stretching after<br>each byte                                             | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_intermediate_sys/te<br>sts/ts.directed_clock_stretching_after_each_<br>byte_test.sv        | clk_stretch_time_<br>after_byte                   | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_int<br>ermediate_sys/env/i2c_slave_direc<br>ted_clock_stretch_after_each_byte<br>_sequence.sv        |
| Enable clock<br>stretching after<br>each address<br>bit                                   | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_intermediate_sys/te<br>sts/ts.directed_clock_stretching_after_each_<br>addr_bit_test.sv    | clk_stretch_time_<br>addr_byte                    | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_int<br>ermediate_sys/env/i2c_slave_direc<br>ted_clock_stretch_after_each_addr<br>_bit_sequence.sv    |
| Enable clock<br>stretching after<br>each data bit                                         | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_intermediate_sys/te<br>sts/ts.directed_clock_stretching_after_each_<br>data_bit_test.sv    | clk_stretch_time_<br>data_byte                    | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_int<br>ermediate_sys/env/i2c_slave_direc<br>ted_clock_stretch_after_each_data<br>_bit_sequence.sv    |
| Enable clock<br>stretching with<br>random<br>stretching time<br>after each byte           | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_intermediate_sys/te<br>sts/ts.random_clock_stretching_after_each_<br>byte_test.sv          | enable_random_<br>clk_stretch_time_<br>after_byte | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_int<br>ermediate_sys/env/i2c_slave_rand<br>om_clock_stretch_after_each_byte<br>_sequence.sv          |
| Enable clock<br>stretching with<br>random<br>stretching time<br>after each<br>address bit | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_intermediate_sys/te<br>sts/ts.random_clock_stretching_after_each_<br>address_bit_test.sv   | enable_random_<br>clk_stretch_time_<br>addr_byte  | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_int<br>ermediate_sys/env/i2c_slave_rand<br>om_clock_stretch_after_each_addr<br>ess_bit_sequence.sv   |
| Enable clock<br>stretching with<br>random<br>stretching time<br>after each data<br>bit    | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_intermediate_sys/te<br>sts/ts.random_clock_stretching_after_each_<br>data_bit_test.sv      | enable_random_<br>clk_stretch_time_<br>data_byte  | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_int<br>ermediate_sys/env/i2c_slave_rand<br>om_clock_stretch_after_each_data<br>_bit_sequence.sv      |
| Enable clock<br>stretching with<br>random bit level<br>position in<br>address             | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_intermediate_sys/te<br>sts/ts.random_clock_stretching_at_specified<br>_address_bit_test.sv | clk_stretch_bit_<br>level_addr_pos                | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_int<br>ermediate_sys/env/i2c_slave_rand<br>om_clock_stretch_at_specified_ad<br>dress_bit_sequence.sv |
| Enable clock<br>stretching with<br>random bit level<br>position in data<br>byte           | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_intermediate_sys/te<br>sts/ts.random_clock_stretching_at_specified<br>_byte_test.sv        | clk_stretch_bit_<br>level_data_pos                | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_int<br>ermediate_sys/env/i2c_slave_rand<br>om_clock_stretch_at_specified_dat<br>a_bit_sequence.sv    |

103

| Scenario                                                                          | Reference Tests                                                                                                                                        | Transction<br>Attributes | Stimulus                                                                                                                                                     |
|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Enable clock<br>stretching with<br>random byte<br>level position of<br>data bytes | \$DESIGNWARE_HOME/examples/sverilog/i<br>2c_svt/tb_i2c_svt_uvm_intermediate_sys/te<br>sts/ts.random_clock_stretching_at_specified<br>_data_bit_test.sv | clk_stretch_byte_        | \$DESIGNWARE_HOME/examples/<br>sverilog/i2c_svt/tb_i2c_svt_uvm_int<br>ermediate_sys/env/i2c_slave_rand<br>om_clock_stretch_at_specified_byt<br>e_sequence.sv |

# 6.20 SMBUS Configuration

Table 6-16 SMBUS Configuration List

| Variable                         | Enum Value                                                             |
|----------------------------------|------------------------------------------------------------------------|
| bus_type (svt_i2c_configuration) | SMBUS_BUS (Default Value = I2C_BUS)                                    |
| smbus_unique_id                  | 128 bit smbus udid                                                     |
| t_reset_detect_time              | `SVT_SMBUS_RESET_DETECT_TIME_VALUE (Defined value = 2500000000 (2.5s)) |
| t_timeout_min                    | `SVT_SMBUS_TTIMEOUT_MIN_VALUE (Defined Value = 25000000 (25ms))        |
| t_timeout_max                    | `SVT_SMBUS_TTIMEOUT_MAX_VALUE ( Defined Value = 35000000 (30ms))       |
| t_low_sext                       | `SVT_SMBUS_TLOW_SEXT_VALUE (Defined Value = 25000000 (25ms))           |
| t_low_mext                       | `SVT_SMBUS_TLOW_MEXT_VALUE (Defined Value = 10000000 (30ms))           |
| t_low_min_100khz                 | `SVT_SMBUS_TLOW_MIN_100KHZ (Defined Value = 470 (4.7us))               |
| t_low_min_400khz                 | `SVT_SMBUS_TLOW_MIN_400KHZ (Defined Value = 130 (1.3us))               |
| t_low_min_1mhz                   | `SVT_SMBUS_TLOW_MIN_1MHZ (Defined Value = 50 (0.5us))                  |
| t_setup_data_100khz              | `SVT_SMBUS_DATA_SETUP_100KHZ (Defined Value = 250 (250ns))             |
| t_setup_data_400khz              | `SVT_SMBUS_DATA_SETUP_400KHZ (Defined Value = 100 (100ns))             |
| t_setup_data_1mhz                | `SVT_SMBUS_DATA_SETUP_1MHZ (Defined Value = 50(50ns))                  |
| smbus_pec_seed_value             | 8'hFF                                                                  |
| smbus_pec_support                | 1                                                                      |
| smbus_send_byte_cmd_code         | 8'ha0                                                                  |
| smbus_receive_byte_cmd_code      | 8'ha1                                                                  |

Table 6-16 SMBUS Configuration List (Continued)

| Variable                         | Enum Value |
|----------------------------------|------------|
| smbus_write_byte_cmd_code        | 8'ha2      |
| smbus_read_byte_cmd_code         | 8'ha4      |
| smbus_process_call_cmd_code      | 8'ha6      |
| smbus_write_word_cmd_code        | 8'ha3      |
| smbus_read_word_cmd_code         | 8'ha5      |
| smbus_block_write_cmd_code       | 8'ha7      |
| smbus_block_read_cmd_code        | 8'ha8      |
| smbus_block_process_cmd_code     | 8'ha9      |
| smbus_write_32_cmd_code          | 8'hab      |
| smbus_write_64_cmd_code          | 8'had      |
| smbus_read_32_cmd_code           | 8'hac      |
| smbus_read_64_cmd_code           | 8'hae      |
| smbus_send_byte_pec_cmd_code     | 8'hb0      |
| smbus_receive_byte_pec_cmd_code  | 8'hb1      |
| smbus_write_byte_pec_cmd_code    | 8'hb2      |
| smbus_read_byte_pec_cmd_code     | 8'hb4      |
| smbus_process_call_pec_cmd_code  | 8'hb6      |
| smbus_write_word_pec_cmd_code    | 8'hb3      |
| smbus_read_word_pec_cmd_code     | 8'hb5      |
| smbus_block_write_pec_cmd_code   | 8'hb7      |
| smbus_block_read_pec_cmd_code    | 8'hb8      |
| smbus_block_process_pec_cmd_code | 8'hb9      |
| smbus_write_32_pec_cmd_code      | 8'hbb      |
| smbus_write_64_pec_cmd_code      | 8'hbd      |
| smbus_read_32_pec_cmd_code       | 8'hbc      |
| smbus_read_64_pec_cmd_code       | 8'hbe      |
| smbus_host_notify_cmd_code       | 8'haa      |
| smbus_general_arp_arg            | 8'h00      |
| smbus_directed_arp_arg           | 8'h01      |

Table 6-16 SMBUS Configuration List (Continued)

| Variable                 | Enum Value |
|--------------------------|------------|
| enable_tlow_100khz_check | 0          |
| enable_tlow_400khz_check | 0          |
| enable_tlow_1mhz_check   | 0          |

Table 6-17 SMBUS Command List

| Name of the Command           | Enum Command            | PEC (Supported/Not Supported) | Command Code<br>Value |
|-------------------------------|-------------------------|-------------------------------|-----------------------|
| Send Byte                     | SMBUS_SND_BYTE_CMD      | Not Supported                 | 8'ha0                 |
| Receive Byte                  | SMBUS_RCV_BYTE_CMD      | Not Supported                 | 8'ha1                 |
| Write Byte                    | SMBUS_WR_BYTE_CMD       | Not Supported                 | 8'ha2                 |
| Write Word                    | SMBUS_WR_WORD_CMD       | Not Supported                 | 8'ha3                 |
| Read Byte                     | SMBUS_RD_BYTE_CMD       | Not Supported                 | 8'ha4                 |
| Read Word                     | SMBUS_RD_WORD_CMD       | Not Supported                 | 8'ha5                 |
| Process Call                  | SMBUS_PROCESS_CMD       | Not Supported                 | 8'ha6                 |
| Write Block                   | SMBUS_WR_BLOCK_CMD      | Not Supported                 | 8'ha7                 |
| Read Block                    | SMBUS_RD_BLOCK_CMD      | Not Supported                 | 8'ha8                 |
| Block Write Read Process call | SMBUS_PROCESS_BLOCK_CMD | Not Supported                 | 8'ha9                 |
| Host notify command           | SMBUS_HOST_NOTIFY_CMD   | Not Supported                 | 8'haa                 |
| Write 32                      | SMBUS_WR32_CMD          | Not Supported                 | 8'hab                 |
| Read 32                       | SMBUS_RD32_CMD          | Not Supported                 | 8'hac                 |
| Write 64                      | SMBUS_WR64_CMD          | Not Supported                 | 8'had                 |
| Read 64                       | SMBUS_RD64_CMD          | Not Supported                 | 8'hae                 |
| Send Byte with PEC            | SMBUS_SND_BYTE_CMD_PEC  | Supported                     | 8'hb0                 |
| Receive Byte with PEC         | SMBUS_RCV_BYTE_CMD_PEC  | Supported                     | 8'hb1                 |
| Write Byte with PEC           | SMBUS_WR_BYTE_CMD_PEC   | Supported                     | 8'hb2                 |
| Write Word with PEC           | SMBUS_WR_WORD_CMD_PEC   | Supported                     | 8'hb3                 |
| Read Byte with PEC            | SMBUS_RD_BYTE_CMD_PEC   | Supported                     | 8'hb4                 |
| Read Word with PEC            | SMBUS_RD_WORD_CMD_PEC   | Supported                     | 8'hb5                 |

Table 6-17 SMBUS Command List (Continued)

| Name of the Command                    | Enum Command                    | PEC (Supported/Not Supported) | Command Code<br>Value |
|----------------------------------------|---------------------------------|-------------------------------|-----------------------|
| Process Call with PEC                  | SMBUS_PROCESS_CMD_PEC           | Supported                     | 8'hb6                 |
| Write Block with PEC                   | SMBUS_WR_BLOCK_CMD_PEC          | Supported                     | 8'hb7                 |
| Read Block with PEC                    | SMBUS_RD_BLOCK_CMD_PEC          | Supported                     | 8'hb8                 |
| Block Write Read Process call with PEC | SMBUS_PROCESS_BLOCK_CMD_P<br>EC | Supported                     | 8'hb9                 |
| Host notify command with PEC           | SMBUS_HOST_NOTIFY_CMD_PEC       | Supported                     | 8'hba                 |
| Write 32 with PEC                      | SMBUS_WR32_CMD_PEC              | Supported                     | 8'hbb                 |
| Read 32 with PEC                       | SMBUS_RD32_CMD_PEC              | Supported                     | 8'hbc                 |
| Write 64 with PEC                      | SMBUS_WR64_CMD_PEC              | Supported                     | 8'hbd                 |
| Read 64 with PEC                       | SMBUS_RD64_CMD_PEC              | Supported                     | 8'hbe                 |
| Quick command                          | SMBUS_QUICK_CMD                 | Not Supported                 | NA                    |
| SMB Alert                              | SMBUS_SMBALRT_CMD               | Not Supported                 | NA                    |



- The command code values mentioned in the table are fixed for the current release, but will be configurable in future.
- The command code is not applicable for 'Quick Command' and 'SMBUS Alert Command'.
- · Host Notify commands are not applicable in current release.

#### 6.20.1 PEC Error Insertion Example

Pec Error could be inserted through Exception Implemented. Name of Exception is svt\_i2c\_slave\_transaction\_exception::PEC\_ERROR, Example for this could be find in sequence smbus\_pec\_error\_sequence provided in cust\_smbus\_sequence\_collection.sv.

## 6.20.2 Analysis Port Usage

For analysis Port usage example test is the smbus\_scoreboard\_dir\_test.

Where a scoreboard (env/i2c\_scoreboard.sv) is connected between a master and a slave. In transaction object provided by these ports contain a data variable. This variable contains byte by byte whole transaction starting for Slave address, first byte (location 0) to end byte that is PEC.

#### 6.20.3 ARP Process

See Sequence smbus\_prepare\_to\_arp\_sequence.

107

### Table 6-18 SMBUS Checker List

| Rule                                       | Description                                                                                                                                        | Section |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| SVT_SMBUS_PEC_MISMATCH                     | PEC received is incorrect                                                                                                                          | 6.4     |
| SVT_SMBUS_DATA_SIZE_MISMATCH               | The number of data bytes don't match the block size in block read/write commands                                                                   | 6.5     |
| SVT_SMBUS_INVALID_CMD_DATA_ACKED           | Slave responds by sending an ACK to an invalid command or data                                                                                     | 6.5     |
| SVT_SMBUS_WR32_DATA_SIZE_MISMATCH          | Data payload is not 4 bytes for write 32 command                                                                                                   | 6.5     |
| SVT_SMBUS_WR64_DATA_SIZE_MISMATCH          | Data payload is not 8 bytes in write 64 command                                                                                                    | 6.5     |
| SVT_SMBUS_RD64_DATA_SIZE_MISMATCH          | Data size is not 4 bytes in read 32 command                                                                                                        | 6.5     |
| SVT_SMBUS_RD32_DATA_SIZE_MISMATCH          | Data size is not 8 bytes in read 64 command                                                                                                        | 6.5     |
| SVT_SMBUS_BLOCK_PROCESS_MAX_DATA_COUNT     | Number of data bytes in block process read and write exceed 255                                                                                    | 6.5     |
| SVT_SMBUS_REPEATED_START_NOT_DETECTED      | Repeated start is not detected when a read command is received                                                                                     | 6.5     |
| SVT_SMBUS_GET_UDID_DATA_COUNT_MISMATCH     | Block count or number if data bytes is not 17 in get udid command                                                                                  | 6.6.3   |
| SVT_SMBUS_DYNAMIC_ADDRESS_ALREADY_ASSIGNED | The dynamic address being assigned in assign address is already assigned to a different slave                                                      | 6.6.3   |
| SVT_SMBUS_RESERVED_ARP_CMD                 | The command in ARP process is a reserved ARP command                                                                                               | 6.6.3   |
| SVT_SMBUS_ARP_RANDOM_NUMBER_NOT_RESET      | Random device number is not reset<br>adter ARP Reset command is sent and<br>the reset process is complete                                          | 6.6.3   |
| SVT_SMBUS_ARP_NOT_ACKED                    | UDID of ARP Devices is validated but ARP Slave Device doesn't ACK the "Prepare to ARP" command                                                     | 6.6     |
| SVT_SMBUS_CLK_LOW_SEXT_VIOLATION           | Cumulative Clock (tLOW:SEXT) low<br>extend time within one message (start<br>to stop) crossed its Limit of 25 ms;<br>observed max low period is %d | 4.2     |

Table 6-18 SMBUS Checker List (Continued)

| Rule                                      | Description                                                                                                                                                              | Section |
|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| SVT_SMBUS_CLK_LOW_MEXT_VIOLATION          | Cumulative Clock (tLOW:MEXT) low<br>extend time within message (start to<br>ack, ack to ack, ack to stop) crossed its<br>Limit of 10 ms; observed max low<br>period is%d | 4.2     |
| SVT_SMBUS_INVALID_tLOW_MIN_1mhz           | Multiple masters are trying to place<br>their clk into Bus then their first high-to-<br>low transition is not less than<br>(tLOW:MIN - tSU:DAT) for 1 MHz                | 5.3     |
| SVT_SMBUS_INVALID_tLOW_MIN_400khz         | Multiple masters are trying to place<br>their clk into Bus then their first high-to-<br>low transition is not less than<br>(tLOW:MIN - tSU:DAT) for 400 KHz              | 5.3     |
| SVT_SMBUS_INVALID_tLOW_MIN_100khz         | Multiple masters are trying to place<br>their clk into Bus and their first high-to-<br>low transition is not less than<br>(tLOW:MIN - tSU:DAT) for 100 KHz               | 5.3     |
| SVT_SMBUS_DATA_TRANSITION_DURING_CLK_HIGH | Data on SMBDAT is not stable during the high period of the clock.                                                                                                        | 5.1.1   |
| SVT_SMBUS_INVALID_START_CONDITION         | SMBCLK must remain high during SMBDAT make high to low transaction                                                                                                       | 5.1.2   |
| SVT_SMBUS_INVALID_STOP_CONDITION          | SMBCLK must remain high during SMBDAT make low to high transaction                                                                                                       | 5.1.2   |
| SVT_SMBUS_INVALID_CLK_LOW_TIME            | CLK is held low for more than ttimeout:min                                                                                                                               | 4.2     |

Table 6-19 SMBUS Coverage Plan

| Coverage Feature       | Cover point         | Cover Bin                  |
|------------------------|---------------------|----------------------------|
| cg_smbus_master_packet | cp_slave_address    | b_slave_address_range      |
|                        |                     | b_read_command             |
|                        | cp_read_write_field | b_write_command            |
|                        | cp_command_field    | b_command_field_range      |
|                        |                     | b_write_word_command       |
|                        |                     | b_write_32byte_command     |
|                        |                     | b_write_64byte_command     |
|                        |                     | b_write_block_command      |
|                        |                     | b_read_byte_command        |
|                        |                     | b_read_word_command        |
|                        |                     | b_read_32byte_command      |
|                        |                     | b_read_64byte_command      |
|                        |                     | b_read_block_command       |
|                        |                     | b_process_block_command    |
|                        |                     | b_process_call_command     |
|                        |                     | b_write_byte_pec_command   |
|                        |                     | b_write_word_pec_command   |
|                        |                     | b_write_32byte_pec_command |
|                        |                     | b_write_64byte_pec_command |
|                        |                     | b_write_block_pec_command  |

Table 6-19 SMBUS Coverage Plan (Continued)

| Coverage Feature                   | Cover point   | Cover Bin                   |
|------------------------------------|---------------|-----------------------------|
|                                    |               | b_read_byte_pec_command     |
|                                    |               | b_read_word_pec_command     |
|                                    |               | b_read_32byte_pec_command   |
|                                    |               | b_read_64byte_pec_command   |
|                                    |               | b_read_block_pec_command    |
|                                    |               | b_process_block_pec_command |
|                                    |               | b_process_call_pec_command  |
|                                    | cp_byte_count | b_byte_count_255            |
|                                    |               | b_byte_count_0              |
|                                    |               | b_byte_count_range          |
| cg_smbus_master_timeout_val<br>ues | cp_t_buf      | b_t_buf_min                 |
|                                    |               | b_t_buf_range               |
|                                    | cp_t_low      | b_t_low_min                 |
|                                    |               | b_t_low_range               |
|                                    | cp_t_high     | b_t_high_min                |
|                                    |               | b_t_high_range              |
|                                    |               | b_t_high_max                |

Table 6-19 SMBUS Coverage Plan (Continued)

| Coverage Feature      | Cover point            | Cover Bin                  |
|-----------------------|------------------------|----------------------------|
| cg_master_arp_state   | cp_arp_command         | b_prepare_to_arp_command   |
|                       |                        | b_gen_reset_device_command |
|                       |                        | b_gen_get_udid_command     |
|                       |                        | b_assign_address_command   |
|                       | cp_address_type        | b_fixed_address            |
|                       |                        | b_dynamic_psa              |
|                       |                        | b_dynamic_and_volatile     |
|                       |                        | b_randome_device_number    |
|                       | cp_supported_protocols | b_zone                     |
|                       |                        | b_ipmi                     |
|                       |                        | b_asf                      |
|                       |                        | b_oem                      |
|                       | cp_pec_support         | b_pec_supported            |
|                       |                        | b_pec_not_supported        |
| cg_slave_udid_fields  | cp_smbus_revision      | b_smbus_v1_0               |
|                       |                        | b_smbus_v1_1               |
|                       |                        | b_smbus_v2_0               |
|                       |                        | b_smbus_v_3_0              |
| cg_smbus_slave_packet | cp_slave_address       | b_slave_address_range      |
|                       | cp_read_write_field    | b_read_command             |
|                       |                        | b_write_command            |
|                       | cp_byte_count          | b_byte_count_255           |
|                       |                        | b_byte_count_0             |
|                       |                        | b_byte_count_range         |
|                       | cp_command_field       | b_write_byte_command       |
|                       |                        | b_write_word_command       |
|                       |                        | b_write_32byte_command     |
|                       |                        | b_write_64byte_command     |
|                       |                        | b_write_block_command      |

Table 6-19 SMBUS Coverage Plan (Continued)

| Coverage Feature            | Cover point    | Cover Bin                   |
|-----------------------------|----------------|-----------------------------|
|                             |                | b_read_byte_command         |
|                             |                | b_read_word_command         |
|                             |                | b_read_32byte_command       |
|                             |                | b_read_64byte_command       |
|                             |                | b_read_block_command        |
|                             |                | b_process_block_command     |
|                             |                | b_process_call_command      |
|                             |                | b_write_byte_pec_command    |
|                             |                | b_write_word_pec_command    |
|                             |                | b_write_32byte_pec_command  |
|                             |                | b_write_64byte_pec_command  |
|                             |                | b_write_block_pec_command   |
|                             |                | b_read_byte_pec_command     |
|                             |                | b_read_word_pec_command     |
|                             |                | b_read_32byte_pec_command   |
|                             |                | b_read_64byte_pec_command   |
|                             |                | b_read_block_pec_command    |
|                             |                | b_process_block_pec_command |
|                             |                | b_process_call_pec_command  |
| cg_smbus_slave_timeout_valu | cp_t_buf       | b_t_buf_min                 |
| es                          |                | b_t_buf_range               |
|                             | cp_t_low       | b_t_low_min                 |
|                             |                | b_t_low_range               |
|                             | cp_t_high      | b_t_high_min                |
|                             |                | b_t_high_range              |
|                             |                | b_t_high_max                |
| cg_slave_arp_state          | cp_arp_command | b_prepare_to_arp_command    |
|                             |                | b_gen_reset_device_command  |
|                             |                | b_gen_get_udid_command      |

Table 6-19 SMBUS Coverage Plan (Continued)

| Coverage Feature | Cover point | Cover Bin                |
|------------------|-------------|--------------------------|
|                  |             | b_assign_address_command |

## 6.21 Exceptions Use Model

The following set of variables have been added to the respective classes:

#### svt\_i2c\_transaction

```
/** Enables/Disables error insertion for current transaction */
rand bit do_insert_error = 1;
```

Any exception will only be inserted when the "do\_insert\_error" is set to 1 and exception callback is added in the exception list. If anyone is missing, then exception will not be inserted.

#### svt\_i2c\_master\_transaction\_exception

```
/** Configures the number of back-to-back START (S -> S -> S -> S ...) or back-to-back
STOP (P -> P -> P -> P ...) conditions that are to be inserted.
  rand int no_of_tags = 1;
  /** Configures whether to retry or flush the current transaction after inserting the
error */
  rand bit retry_txn = 0;
  /** Configures the STOP condition insertion either in Address byte or data byte
   * - 0 : Insert STOP in Address byte<br/>
   * - 1 : Insert STOP in Data byte<br/>
  rand bit p at cmd data = 1;
  /** Configures the position of the tag (Start/Stop) in write data bytes. If 1, the tag
will be
   * inserted in 1st write data byte */
 rand int data_byte_pos = 1;
  /** Configures the bit level position of tag in address byte or data byte of write
command.
         If 1, the tag will be inserted after 1st bit of the byte.
  rand bit [3:0] byte_bit_pos = 4;
  /**Configures the number of START->STOP pattern to be inserted
  rand int no of s p pattrn = 1;
```

The following rules have been modified or added along with their test cases:

- 1. START\_STOP\_ERROR The rule already existed but only generated a single START-> STOP pattern. The rule has been modified and can be configured as shown in the following examples:
  - a. start\_stop\_exception\_1\_test (i2c\_master\_start\_stop\_error\_1\_callback)
    - i. Scenario generated will be, (1st txn) S -> P (1st txn flushed) -> Normal txn
    - exception.error\_kind = svt\_i2c\_master\_transaction\_exception::START\_STOP\_ERROR;

    - exception.no\_of\_s\_p\_pattrn = 1;
  - b. start\_stop\_exception\_2\_test (i2c\_master\_start\_stop\_error\_2\_callback)
    - i. Scenario, (1st txn) S -> S->P->S->P->S->P->(1st txn retried and run normally) -> 2nd txn
    - exception.error\_kind = svt\_i2c\_master\_transaction\_exception::START\_STOP\_ERROR;

    - \$ exception.retry\_txn = 1;
  - c. start\_stop\_exception\_3\_test (i2c\_master\_start\_stop\_error\_3\_callback)
    - i. Scenario, (1st txn) S->S->S->P-S->P (1st txn flushed) -> 2nd txn
    - exception.error\_kind = svt\_i2c\_master\_transaction\_exception::START\_STOP\_ERROR;
    - \$ exception.no\_of\_tags = 4;
    - exception.no\_of\_s\_p\_pattrn = 2;
  - d. start\_stop\_exception\_4\_test (i2c\_master\_start\_stop\_error\_4\_callback)
    - i. Scenario, (1st txn) S->S->S->P>S->P>S->P>S->P>(1st txn retried and run normally) -> 2nd txn
    - exception.error\_kind = svt\_i2c\_master\_transaction\_exception::START\_STOP\_ERROR;
    - exception.no\_of\_tags = 4;
    - exception.no\_of\_s\_p\_pattrn = 4;
- 2. STOP\_IN\_BYTE New rule added to generate STOP condition in command or write data byte.
  - a. Please Note that the exception is as of now only tested for 7 bit address, in Standard , Fast and Fast Mode Plus, with only basic Read/Write transactions
  - b. stop\_in\_cmd\_exception\_test (i2c\_master\_stop\_in\_cmd\_error\_callback)
    - i. Scenario, (1st txn) S-> P (after 4th bit of command byte)->(1st txn retried and run normally) > 2nd txn
    - exception.error\_kind = svt\_i2c\_master\_transaction\_exception::STOP\_IN\_BYTE;
    - exception.p\_at\_cmd\_data = 0;
  - c. stop\_in\_data\_byte\_exception\_test (i2c\_master\_stop\_in\_data\_byte\_error\_callback)

- Scenario, (1st txn) S->Cmd Byte-> data1 -> P (after 4th bit of 2nd data byte)->(1st txn retried and run normally) -> 2nd txn
- exception.error\_kind = svt\_i2c\_master\_transaction\_exception::STOP\_IN\_BYTE;
- exception.p\_at\_cmd\_data = 1;
- exception.byte\_bit\_pos = 4;

- 3. FALSE\_STOP\_BEFORE\_START New rule added to generate multiple STOP conditions before starting a transaction
  - a. false\_stop\_before\_start\_exception\_test (i2c\_master\_false\_stop\_before\_start\_error\_callback)
    - i. Scenario, (1st txn) P->P->P (1st txn flushed) -> normal txn

    - exception.no\_of\_tags = 4;
- 4. START\_FOLLOWED\_BY\_START New rule added to generate multiple START conditions before starting a transaction. In this case, the transaction cannot be flushed
  - a. start\_followed\_by\_start\_exception\_test (i2c\_master\_start\_followed\_by\_start\_error\_callback)
    - i. Scenario, (1st txn) ->S->S->S->(normal txn) -> 2nd txn
    - exception.error\_kind =
       svt\_i2c\_master\_transaction\_exception::START\_FOLLOWED\_BY\_START;
    - exception.no\_of\_tags = 4;
- 5. START\_IN\_BYTE New rule added to generate START condition in command byte or write data byte. The transaction cannot be flushed
  - a. Please Note that the exception is as of now only tested for 7 bit address, in Standard , Fast and Fast Mode Plus, with only basic Read/Write transactions
  - b. start\_in\_cmd\_exception\_test (i2c\_master\_start\_in\_cmd\_error\_callback)
    - i. Scenario, (1st txn) S-> Command byte 4th bit -> S-> (1st txn runs normally) -> 2nd txn
    - exception.error\_kind = svt\_i2c\_master\_transaction\_exception::START\_IN\_BYTE;

    - exception.byte\_bit\_pos = 4;
  - c. start\_in\_data\_byte\_exception\_test (i2c\_master\_start\_in\_data\_byte\_error\_callback)
    - i. scenario, (1st txn) S->cmd byte-> data1->data2->data3->data4, 7th bit -> S ->(1st txn runs normally) -> 2nd txn
    - exception.error\_kind = svt\_i2c\_master\_transaction\_exception::START\_IN\_BYTE;
    - exception.p\_at\_cmd\_data = 1;
    - \$ exception.byte\_bit\_pos = 7;
    - exception.data\_byte\_pos = 4;

## 6.22 Configuration Based Timing Parameters Check

VIP supports configuration based check for each speed modes under macro I2C\_SVT\_CFG\_VAL\_CHK. To enable it user has to pass +define+ I2C\_SVT\_CFG\_VAL\_CHK as compile time argument.

In this check, monitor compare the configuration settings of different timing parameters and match it with the value coming on interface. If it matches then no error else it will throw an error message.

For low clock period, consider clock stretching as well. When clock stretching will appear on interface, no error will come for clock low period.

Supported timing parameter checks as part of configuration based checks are mentioned as follows:

- Setup time for STOP condition
- Low clock duration
- High clock duration
- 1. Exact checking for timing parameters.

Added exact checking to cross check the value appeared on interface with respect to the configuration settings.

The Checker rules added for above checking are as follows:

- ◆ SVT\_I2C\_SETUP\_TIME\_STOP\_CFG\_VALUE\_STANDARD\_MODE
- ◆ SVT\_I2C\_SETUP\_TIME\_STOP\_CFG\_VALUE\_FAST\_MODE
- ◆ SVT\_I2C\_SETUP\_TIME\_STOP\_CFG\_VALUE\_HS\_MODE
- ◆ SVT\_I2C\_SETUP\_TIME\_STOP\_CFG\_VALUE\_FAST\_MODE\_PLUS
- ◆ SVT\_I2C\_HOLD\_TIME\_START\_CFG\_VALUE\_STANDARD\_MODE
- ◆ SVT\_I2C\_HOLD\_TIME\_START\_CFG\_VALUE\_FAST\_MODE
- ◆ SVT\_I2C\_HOLD\_TIME\_START\_CFG\_VALUE\_HS\_MODE
- ◆ SVT\_I2C\_HOLD\_TIME\_START\_CFG\_VALUE\_FAST\_MODE\_PLUS
- ◆ SVT\_I2C\_LOW\_CLK\_DURATION\_CFG\_VALUE\_STANDARD\_MODE
- ◆ SVT\_I2C\_LOW\_CLK\_DURATION\_CFG\_VALUE\_FAST\_MODE
- ◆ SVT\_I2C\_LOW\_CLK\_DURATION\_CFG\_VALUE\_FAST\_MODE\_PLUS
- ◆ SVT\_I2C\_HIGH\_CLK\_DURATION\_CFG\_VALUE\_STANDARD\_MODE
- ◆ SVT\_I2C\_HIGH\_CLK\_DURATION\_CFG\_VALUE\_FAST\_MODE
- ◆ SVT\_I2C\_HIGH\_CLK\_DURATION\_CFG\_VALUE\_FAST\_MODE\_PLUS

Configuration variables added to enable/disable the above checks are as follows:

- enable\_chk\_min\_su\_sto\_time\_ss
- enable\_chk\_min\_su\_sto\_time\_fs
- enable\_chk\_min\_su\_sto\_time\_hs
- enable\_chk\_min\_su\_sto\_time\_fm\_plus
- enable\_chk\_min\_hd\_sta\_time\_ss
- enable\_chk\_min\_hd\_sta\_time\_fs

- enable\_chk\_min\_hd\_sta\_time\_hs
- ♦ enable chk min hd sta time fm plus
- enable\_chk\_scl\_low\_time\_ss
- enable\_chk\_scl\_low\_time\_fs
- ◆ enable\_chk\_scl\_low\_time\_fm\_plus
- ♦ enable chk scl high time ss
- enable\_chk\_scl\_high\_time\_fs
- enable\_chk\_scl\_high\_time\_fm\_plus
  - 1 -> To enable check
  - 0 -> To disable check

Default Value -> 0

#### 6.23 Tolerance Value Control

The "tolerance\_limit" configuration variable added to configure the tolerance limit applicable on all the timing parameters.

For example, take "scl\_low\_time\_ss" timing parameter as an example.

If configured value of scl\_low\_time\_ss = 100 and tolerance\_limit = 3,

Then on the interface scl\_low\_time\_ss must be within [97:103] -> {97,98, 99, 100, 101, 102,103}

#### 6.24 Arbitration

Arbitration is broadly categorized into following two categorize:

- 1. Combination resulting in Undefined condition.
  - a. When Master 1 send Repeated START, Master 2 sends data bit 1'b1, M1 will successfully generate Repeated Start. M2 will detect that Repeated Start is generated while it was transmitting data. Following this M2 will assume arbitration is lost and wait for STOP on Bus. M2 can then retry its previous transaction. M2 can retry its incomplete transaction after STOP condition.



b. When Master 1 send Repeated START, Master 2 sends data bit 1'b0, M2 successfully drives data bit 1'b0 and complete its transaction. M1 senses on Rising edge of SCL that SDA is LOW, so it assumes that Repeated Start cannot be generated and loses arbitration and waits for STOP

condition on Bus. As the data transmission by M1 is complete, it will start new transaction (not retry previous transaction) after detection of STOP.



c. When Master 1 send STOP, Master 2 sends data bit 1'b1, M1 drives SDA LOW during LOW cycle of SCL to generate STOP during SCL HIGH cycle M2 drives data 1'b1 during SCL LOW cycle and checks for arbitration loss at posedge of SCL. In this scenario M2 loses arbitration as SDA is driven LOW by M1, M2 waits for STOP condition on bus. M2 can then retry its previous transaction. M1 successfully generates STOP condition on the bus.



d. When Master 1 sends STOP, Master 2 sends data bit 1'b0, M2 drives SDA LOW during SCL LOW cycle and continues driving throughout the SCL HIGH cycle M1 attempts generating STOP by driving SDA HIGH during SCL HIGH cycle. M1 checks after n (eg:2) ref clk edges if the SDA is driven HIGH on bus. As the SDA is LOW, M1 assumes loss of arbitration and waits for STOP on Bus. As the transaction is completed M1 will start new transaction (not retry previous transaction) after detection of STOP. M2 completes its transaction.



e. Master 1 sends STOP earlier than the other Master 2 which will also put STOP condition. M1 and M2 drive SDA LOW during SCL LOW cycle. M1 attempts STOP generation by driving SDA HIGH during SCL HIGH cycle. M1 checks after n (example, 2) ref clk edges if the SDA is driven HIGH on bus. As SDA is driven LOW by M2, M1 assumes loss of arbitration and waits for STOP on bus. As the transaction is completed M1 will start new transaction (not retry previous transaction) after detection of STOP. M2 successfully attempts STOP generation on the bus by driving SDA HIGH.



- f. Combination resulting in defined condition.
  - i. When Master 1 send Repeated START, Master 2 drives SDA LOW on SCL LOW CYCLE. M1 drives SDA HIGH during SCL LOW cycle to generate Repeated Start during SCL HIGH cycle. M2 drives SDA LOW during SCL LOW cycle to generate STOP or to drive a Data bit. M1 senses on Rising edge of SCL that SDA is LOW, so it assumes that Repeated Start cannot be generated and loses arbitration and waits for STOP condition on Bus. As the data transmission by M1 is complete, it will start new transaction (not retry previous transaction) after detection of STOP. M2 successfully drive SDA bus.



ii. When Master 1 send Repeated START, Master 2 drives SDA HIGH on SCL LOW CYCLE M1 and M2 drive SDA HIGH during SCL LOW cycle to generate Repeated Start during SCL HIGH cycle. M2 attempts to generate Repeated Start after 'delta' time. M1 pulls SDA LOW earlier than M2 to generate Repeated Start and a result Repeated Start is generated on the bus by M1. Since SDA was HIGH after/at Rising Edge of SCL, M2 assumes it has not lost the arbitration and can generate Repeated Start, but does not sample early pull down of SDA line. However, M2 satisfies its configured Setup time for Sr and pulls SDA LOW and successfully observes that SDA is LOW while SCL is still HIGH, it safely assumes that Repeated Start has been generated on the bus. Both devices then attempt to maintain Hold time for Sr on the bus. Since there is multiple device driving, clock synchronization will be in effect and Hold time for Sr will be observed according to whichever device pulls the SCL LOW first.



# 6.25 Clock Synchronization Feature in Accordance With the I2C Spec Version 3.0

# 6.26 Configuration Based run Time Checks

Timing Parameters observed on the interface is checked with the configured value. This feature can be enabled by passing macro "`ENABLE\_SVT\_I2C\_RUNTIME\_CFG\_CHECKS".

# 6.27 Macro Based Delay Between Back To Back Transaction With Repeated Start

♦ Delay between two back to back transaction can be configured can be set using macro "`SVT\_I2C\_WAIT\_FOR\_TXN\_TIMEOUT". The default value of the macro is 0.

# **Frequently Asked Questions**

This chapter lists the following frequently asked questions on the I2C protocol:

- 1. "How are the timing parameter values calculated in the I2C SVT VIP?" on page 55
- 2. "When any reference clock other than 1GHz is passed to the I2C SVT VIP, different timing related errors appear in simulation." on page 56
- 3. "What timing related checks does the I2C SVT VIP provide?" on page 56
- 4. "Data hold time violation error of fast mode is shown while communication is ongoing in the high speed mode." on page 57
- 5. "How can an error be demoted to a warning/info message?" on page 58
- 6. "Can a different clock frequency other than 1GHz be passed to the VIP? If yes, what changes are to be made?" on page 59

#### 1. How are the timing parameter values calculated in the I2C SVT VIP?

The I2C SVT VIP supports 4 speed modes and each speed mode has different timing parameter values. For details, see

- ◆ Standard Speed Mode Timing Parameters (see section 6.4.1 in User Guide)
- ◆ Fast Speed Mode Timing Parameters (see section 6.4.2 in User Guide)
- ◆ Fast Mode Plus Speed Timing Parameters (see section 6.4.3 in User Guide)
- ♦ High Speed Mode Timing Parameters (see section 6.4.4 in User Guide)

In the VIP, all the timing parameter values are based on 1ns reference clock period, that is the 1GHz reference clock, and the default values of the timing parameters are the minimum values mentioned in specification. To model it, the VIP provides macro definitions for all the timing parameters of all the speed modes in the svt\_i2c\_common\_define.h file.

For example, the minimum value of the low period of the SCL clock in standard mode is 4.7us. The corresponding macro's name in svt\_i2c\_common\_define.h file is SVT\_I2C\_CLK\_LOW\_SS with the value 4700, that is:

4700\*(reference clock period) = 4700\*1ns = 4700ns = 4.7us (as mentioned in the specification)

The minimum value of the high period of the SCL clock in standard mode is 4.0us. The corresponding macro's name in svt\_i2c\_common\_define.h file is SVT\_I2C\_CLK\_HIGH\_SS with the value 4000, that is:

4000\*(reference clock period) = 4000\*1ns = 4000ns = 4us (as mentioned in the specification)

# 2. When any reference clock other than 1GHz is passed to the I2C SVT VIP, different timing related errors appear in simulation.

The reference clock passed to the VIP is just used for internal calculation of timing parameter values; it has nothing to do with the operating frequency of the I2C Bus.

Given below are the two ways to remove the errors appearing in simulation:

- a. Keep your RTL running on the frequency you want (other than 1GHz) and pass 1 GHz clock to the VIP. In this case, no other modifications are required for the timing parameter values.
- b. If you want to use any reference clock other than 1 GHz for the I2C SVT VIP, modify the macro values corresponding to the speed mode in the svt\_i2c\_common\_define.h file to maintain the values mentioned in specification.

For example, if you are using 200MHz reference clock, modify the macro definitions in the svt\_i2c\_common\_define.h file to meet the protocol specification.

The minimum value of low clock period in the specification is 4.7us and in the VIP it is 4700ns (assuming 1GHz reference clock). When you pass the 200MHz reference clock (5ns clock period) to the VIP, the minimum value of the low clock period will be 4700\*5ns = 23500ns which is a protocol violation.

So, modify the macro value to 940, the low clock period will then be 940\*5ns = 4700ns.

#### 3. What timing related checks does the I2C SVT VIP provide?

All timing parameter checks are supported for the Standard Speed Mode, Fast Speed Mode, Fast Mode Plus and High Speed Mode as mentioned in NXP V2.1 and V3.0 specifications.

The following are the two types of timing related checks:

- a. Checks for valid range of configured values of the timing parameters
- b. Checks for actual timing parameter values

Figure 7-1Types of Timing Related Checks



#### **Checks for Valid Range of Timing Parameters**

As the protocol specifies the range of minimum and maximum values for all timing parameters in each speed mode, the same is maintained in the VIP as well, using valid checks for timing parameters. If the values of timing parameters are not mentioned in specification (such as max value

of clk low period/high period in standard/fast/fast mode plus speed mode), an arbitrary value can be taken for them, which you can also modify as per your requirement.

For example, in the standard speed mode:

**Table 7-1Timing Parameter Values in Standard Speed Mode** 

|                                 | In Spec | In VIP                                                                               |
|---------------------------------|---------|--------------------------------------------------------------------------------------|
| MIN value of Low period of SCK  | 4.7us   | 4700ns(assuming 1ns reference clock period) MACRO name is SVT_I2C_CLK_LOW_SS         |
| MAX value of low period of SCK  |         | 500000ns (assuming 1ns reference clock period) MACRO name is SVT_I2C_MAX_CLK_LOW_SS  |
| MIN value of High period of SCK | 4.0us   | 4000ns(assuming 1ns reference clock period) MACRO name is SVT_I2C_CLK_HIGH_SS        |
| MAX value of High period of SCK |         | 500000ns (assuming 1ns reference clock period) MACRO name is SVT_I2C_MAX_CLK_HIGH_SS |

So the valid checks check whether the actual configured value of configuration parameters (scl\_high\_time\_ss, scl\_low\_time\_ss etc) are in the range of minimum and maximum macro values or not. If they are not in the range of minimum and maximum values, a fatal error message is shown.

#### **Checks for Actual Timing Parameter Values**

Along with the valid checks, the VIP also checks for the difference in configured timing parameter values and received timing parameter values. If there is any conflict, the VIP shows an error message along with the expected and actual values.

4. Data hold time violation error of fast mode is shown while communication is ongoing in the high speed mode.

Scenario and Error Message: Executed and FAILED - I2C CHECK: i2c\_hold\_time\_violation\_data \_fast\_mode, Description: Hold time violation for DATA in Fast Mode. Sec# 15: Expected value = 300 Observed Value = 71

In the high speed mode, the master code is sent in either the fast mode or the standard speed mode.

In the VIP, different timing parameters are provided for different speed modes. So, while the master code is transmitting, all timing related checks of the fast mode are applicable. After the master code transfer is complete, the timing checks of the high speed mode will become applicable. Therefore, fast mode parameters also have to be set for the master code.

In the scenario considered, the error is related to the data hold time violation in the fast speed mode, the expected value is 300 and observed value is 71.

You can rectify this issue in the following two ways:

a. Set the data hold time value greater than or equal to 300 in your master RTL. As the data hold time value during master code transmission is 70 on the bus, the VIP flags an error.

OR

b. If you do not have the flexibility to perform the step provided above, change the macro's definition in the svt\_i2c\_common\_defines.h file for that particular timing parameter of the same speed mode as shown below:

Change macro definition from:

```
`define SVT_I2C_MIN_HD_DAT_FS >300
to
`define SVT_I2C_MIN_HD_DAT_FS >70
```

This ensures that the VIP considers the minimum value of 70 as the expected value.

#### 5. How can an error be demoted to a warning/info message?

The I2C SVT VIP provides full flexibility to demote any error into a warning or info message according to your requirement. The following code snippet shows how you can demote the data hold time error to an info message:

```
/** This is the main_phase */
task main_phase(uvm_phase phase);
disable_error();
endtask: main_phase
/*** disabling error by making UVM_ERROR to UVM_INFO */
task disable_error();
env.i2c_system_env.master[0].monitor.err_check.i2c_hold_time_violation_data_fast_mode.set_default_fail_effect(svt_err_check_stats::NOTE);
env.i2c_system_env.slave[0].monitor.err_check.i2c_hold_time_violation_data_fast_mode.set_default_fail_effect(svt_err_check_stats::NOTE);
endtask: disable_error
```

Given below are the other checks present in the VIP which can be used to disable corresponding error messages:

- → i2c\_hold\_time\_violation\_start\_fast\_mode
- → i2c\_hold\_time\_violation\_data\_fast\_mode
- ♦ i2c\_high\_clk\_duration\_fast\_mode
- ♦ i2c\_low\_clk\_duration\_fast\_mode
- → i2c\_setup\_time\_violation\_start\_hs\_mode
- → i2c\_setup\_time\_violation\_stop\_hs\_mode
- → i2c\_setup\_time\_violation\_data\_hs\_mode
- → i2c\_hold\_time\_violation\_start\_hs\_mode
- → i2c\_hold\_time\_violation\_data\_hs\_mode
- → i2c\_high\_clk\_duration\_high\_speed\_mode
- → i2c\_low\_clk\_duration\_high\_speed\_mode
- → i2c\_invalid\_tbuf\_time\_fm\_plus
- → i2c\_setup\_time\_violation\_start\_fast\_mode\_plus

- → i2c\_setup\_time\_violation\_stop\_fast\_mode\_plus
- → i2c\_setup\_time\_violation\_data\_fast\_mode\_plus
- → i2c\_hold\_time\_violation\_start\_fast\_mode\_plus
- → i2c\_hold\_time\_violation\_data\_fast\_mode\_plus
- → i2c\_high\_clk\_duration\_fast\_mode\_plus
- ♦ i2c low clk duration fast mode plus
- ♦ i2c\_invalid\_data\_change
- → i2c\_dsize\_size\_8\_bit
- → i2c\_not\_gen\_repeated\_start\_or\_stop\_after\_nack
- → i2c\_hs\_invalid\_high\_low\_ratio
- → i2c\_invalid\_reserved\_slave\_id
- → i2c\_ack\_received\_for\_invalid\_slave\_id
- → i2c\_start\_byte\_followed\_by\_ack
- ♦ i2c\_master\_id\_followed\_by\_ack
- → i2c\_general\_call\_followed\_by\_0000\_0000
- → i2c\_invalid\_master\_id\_transmit\_speed
- ♦ i2c invalid fast to hs switch time
- → i2c\_invalid\_speed\_mode\_after\_hs\_stop
- → i2c\_invalid\_speed\_mode\_after\_hs\_repeted\_start
- ♦ i2c\_10b\_slv\_addr\_fst\_rd\_cmd
- ♦ i2c\_max\_wait\_state
- ♦ i2c\_speed\_cci
- → i2c\_add\_mode\_cci
- ♦ i2c xz scl
- ♦ i2c xz sda
- → i2c\_start\_immediately\_followed\_by\_stop
- → i2c\_bit\_level\_clk\_stretch\_in\_hs
- → i2c\_rd\_inval\_stop\_after\_ack

# 6. Can a different clock frequency other than 1GHz be passed to the VIP? If yes, what changes are to be made?

The reference clock can have of any frequency value in GHz, MHz, and KHz etc. By default, the I2C SVT VIP takes reference clock of 1GHz and all timing related macros have values corresponding to the 1GHz reference clock.

If you want to provide any reference clock other than 1GHz to the VIP, the corresponding changes in timing related macros should be done to maintain values as per the specification.

For example, if you want to provide a 2MHz clock to the VIP, then following changes should be done:

- a. Connect the reference clock to the VIP.
- b. Change the macro's value according to the reference clock in the svt\_i2c\_defines.svi file.

Values of the defines will depend on the reference clock according to formulae given below:

Macro's value = (Timing value in Spec) / (reference clock period)

Reference clock period = 1/reference clock frequency

For example,

60

Reference clock frequency = 2MHz, that is reference clock period = 1/20,00,000 second = 500ns

Value of macro SVT\_I2C\_CLK\_HIGH\_SS (minimum value of high period of SCL clock in standard mode  $\geq$  4us  $\neq$  500ns = 8.

This method can be used to calculate the values of all other macros as well.

The following code snippet shows the macro's value for 2MHz reference clock for the standard mode only:

```
//----
// Timing Parameter for Standard Speed Mode (assuming clock period of 500ns)
//-----
`define SVT_I2C_CLK_HIGH_SS 8 //4000 for 1ns reference clock period
`define SVT_I2C_CLK_LOW_SS 10 //4700 for 1ns reference clock period
`define SVT_I2C_MIN_SU_STA_SS 10 //4700 for 1ns reference clock period
'define SVT I2C MIN SU STO SS 8 //4000 for 1ns reference clock period
'define SVT I2C MIN SU DAT SS 1 //250 for 1ns reference clock period
'define SVT I2C MIN HD STA SS 8 //4000 for 1ns reference clock period
'define SVT I2C MIN HD DAT SS 1 //300 for 1ns reference clock period
'define SVT I2C MAX HD DAT SS 7 //3450 for 1ns reference clock period
`define SVT_I2C_TBUF_TIME_SS 10 //4700 for 1ns reference clock period
`define SVT_I2C_MAX_CLK_HIGH_OFFSET_SS 2 //1000 for 1ns reference clock period
`define SVT_I2C_MAX_CLK_LOW_OFFSET_SS 0 //300 for 1ns reference clock period
`define SVT_I2C_MIN_CLK_HIGH_OFFSET_SS 0
`define SVT_I2C_MIN_CLK_LOW_OFFSET_SS 0
//----
// MAX Timing Parameter For Standard Speed Mode (assuming clock period of
500ns)
`define SVT_I2C_MAX_CLK_HIGH_SS 20 //10000 for 1ns reference clock period
`define SVT_I2C_MAX_CLK_LOW_SS 20 //10000 for 1ns reference clock period
```

`define SVT\_I2C\_MAX\_SU\_STA\_SS 20 //10000 for 1ns reference clock period

`define SVT\_I2C\_MAX\_SU\_STO\_SS 20 //10000 for 1ns reference clock period
`define SVT\_I2C\_MAX\_SU\_DAT\_SS 3 //1000 for 1ns reference clock period
`define SVT\_I2C\_MAX\_HD\_STA\_SS 12 //6000 for 1ns reference clock period
`define SVT\_I2C\_MIN\_HD\_DAT\_MAX\_SS 2 //1000 for 1ns reference clock period
`define SVT\_I2C\_MAX\_HD\_DAT\_MIN\_SS 4 //2000 for 1ns reference clock period
`define SVT\_I2C\_MAX\_TBUF\_TIME\_SS 20 //10000 for 1ns reference clock period



Whatever the reference clock frequency (in GHz or MHz or KHz) provided to the I2C VIP, it will internally work with the SCL clock frequency of the speed mode selected, that is for the standard mode, 100KHz or lower frequency (minimum clock high time will be 4us and minimum High period will be 4.7us).

# 8 VIP Tools

# 8.1 Using Native Protocol Analyzer for Debugging

#### 8.1.1 Introduction

This feature enables you to invoke Protocol Analyzer from Verdi GUI. You can synchronize the Verdi wave window, smart log and the source code with the Protocol Analyzer transaction view.

Protocol Analyzer can be enabled in an interactive and post-processing mode. The new features available in Native Protocol Analyzer includes layer based grouping of the transactions, Quick filter, Call stack, horizontal zoom and reverse debug with the interactive support.

#### 8.1.2 Prerequisites

Protocol Analyzer uses transaction-level dump database. You can use the following settings to dump the transaction database:

#### **Compile Time Options**

- ❖ -lca
- -kdb // dumps the work.lib++ data for source coding view
- ♦ +define+SVT\_FSDB\_ENABLE // enables FSDB dumping
- -debug\_access

For more information on how to set the FSDB dumping libraries, see Appendix B section in *Linking Novas Files with Simulators and Enabling FSDB Dumping* guide available at: \$VERDI HOME/doc/linking dumping.pdf.

You can dump the transaction database either by setting the pa\_format\_type configuration variable or by passing the runtime switch as shown below:

#### **Configuration Variable Setting:**

Set pa\_xml\_generation\_enable parameter of I2C configuration class svt\_i2c\_configuration to enable the generation of XML files.

#### For Example:

```
<i2c_xmtr_agent_configuration>.i2c_cfg.pa_xml_generation_enable = 1
Similarly for DSI receiver:
<i2c_rcvr_agent_configuration>.i2c_cfg.pa_xml_generation_enable = 1
```

#### 8.1.3 Invoking Protocol Analyzer

Perform the following steps to invoke Protocol Analyzer in interactive or post-processing mode:

#### **Post-processing Mode**

❖ Load the transaction dump data and issue the following command to invoke the GUI:

```
verdi -ssf <dump.fsdb> -lib work.lib++
```

❖ In Verdi, navigate to Tools->Transaction Debug-> Transaction and Protocol Analyzer.

#### **Interactive Mode**

Issue the following command to invoke Protocol Analyzer in an interactive mode:

```
<simv> -gui=verdi
```

You can invoke the Protocol Analyzer as shown above through Verdi. The Protocol Analyzer transaction view gets updated during the simulation.

#### 8.1.4 Documentation

The documentation for Protocol Analyzer is available at the following path:

\$VERDI\_HOME/doc/Verdi\_Transaction\_and\_Protocol\_Debug.pdf.

#### 8.1.5 Limitations

Interactive support is available only for VCS.

64

# **Troubleshooting**

This chapter provides some useful information that can help you to troubleshoot common issues that you may encounter while using the I2C VIP.

The chapter consists of the following section:

- "Enabling Traffic logs" on page 87
- "Setting Verbosity Levels" on page 89
- "Protocol Analyzer" on page 90

## 9.1 Enabling Traffic logs

You can enable or disable traffic logs using the enable\_traffic\_log variable, which is defined in the svt\_i2c\_agent\_configuration class. The default value of the variable is 1, which enables traffic logs, by default.

To disable traffic logs, set the value of the related trace variable to 1 in the derived class, which is used in your VIP agent. When the environment is simulated, traffic log files are generated according to the configuration.

The following code setting illustrate how you can enable the traffic log assuming the master\_cfg handle is of the cust\_svt\_i2c\_agent\_configuration class:

```
master_cfg.enable_traffic_log = 1;
```

To disable traffic logs, set the value of the enable\_traffic\_log variable to 1 in the cust\_svt\_i2c\_agent\_configuration class, which is used in your VIP agent. When the environment is simulated, traffic log files are generated according to the configuration.

Figures 9-1 shows the traffic log generated by the above code setting.

Figure 9-1. Traffic Log

| IME (100 ps) | Byte<br>MSB LSB | REMARKS                      |
|--------------|-----------------|------------------------------|
| 47255        | +=======<br>    | +======<br>  Start Condition |
| 937250       | 0110011         | 7 Bit Slave ID               |
| 937250       |                 | Write Command                |
| 937250       |                 | ACK Received                 |
| 1837250      | 11000011        | Data Byte                    |
| 1837250      |                 | ACK Received                 |
| 2737250      | 00010010        | Data Byte                    |
| 2737250      |                 | ACK Received                 |
| 3637250      | 01101101        | Data Byte                    |
| 3637250      |                 | ACK Received                 |
| 4537250      | 01111110        | Data Byte                    |
| 4537250      |                 | ACK Received                 |
| 4677255      |                 | Stop Condition               |

## 9.2 Setting Verbosity Levels

You can set the verbosity levels of the VIP debug either in the testbench or as an option during runtime. This section consists of the following sub-sections:

- ◆ "Setting Verbosity in the Testbench" on page 89
- ♦ "Setting Verbosity During Runtime" on page 89

### 9.2.1 Setting Verbosity in the Testbench

To set the verbosity level in the testbench, use the UVM-specified log levels in the code. The components extend from the uvm\_report\_object method. You can use the uvm\_report\_object method to change the verbosity for the agent.

Consider the following example:

```
vip_agent.set_report_verbosity_level(<level>);
```

Here, the following verbosity levels define all the possible levels:

- ◆ UVM\_NONE: Prints the report always. The setting of the verbosity level cannot disable it.
- ◆ UVM\_LOW: Prints the report if the configured verbosity is set to UVM\_LOW or above.
- ◆ UVM\_MEDIUM: Prints the report if the configured verbosity is set to UVM\_MEDIUM or above.
- UVM\_HIGH: Prints the report if the configured verbosity is set to UVM\_HIGH or above.
- ◆ UVM\_FULL: Prints the report if the configured verbosity is set to UVM\_FULL or above.

#### 9.2.2 Setting Verbosity During Runtime

To set the verbosity level during runtime, you can use one of the following methods:

- ◆ "Method 1: To Enable the Specified Severity in the VIP, DUT, and Testbench" on page 90
- ◆ "Method 2: To Enable the Specified Severity to the Specific Sub-Classes of VIP" on page 90

#### 9.2.2.1 Method 1: To Enable the Specified Severity in the VIP, DUT, and Testbench

The example for VCS is as follows:

vcs <other runtime options> +UVM\_VERBOSITY=UVM\_MEDIUM

#### 9.2.2.2 Method 2: To Enable the Specified Severity to the Specific Sub-Classes of VIP

The example for this method is as follows:

◆ +uvm\_set\_verbosity=component\_name,id,verbosity,phase\_name,optional\_time

## 9.3 Protocol Analyzer

You can use the Protocol Analyzer tool to understand protocol-related activities on the bus to figure out any violation as per protocol specifications. For more details, see the Chapter 8 "VIP Tools".



# **Reporting Problems**

#### A.1 Introduction

This chapter outlines the process for working through and reporting VIP transactor issues encountered in the field. It describes the data you must submit when a problem is initially reported to Synopsys. After a review of the initial information, Synopsys may decide to request adjustments to the information being requested, which is the focus of the next section. This section outlines the process for working through and reporting problems. It shows how to use Debug Automation to enable all the debug capabilities of any VIP. In addition, the VIP provides a case submittal tool to help you pack and send all pertinent debug information to Synopsys Support.

## A.2 Debug Automation

Every Synopsys model contains a feature called "debug automation". It is enabled through *svt\_debug\_opts* plusarg. The Debug Automation feature allows you to enable all relevant debug information. The following are critical features of debug automation:

- ❖ Enabled by the use of a command line run-time plusarg.
- Can be enabled on individual VIP instances or multiple instances using regular expressions.
- Enables debug or verbose message verbosity:
  - ◆ The timing window for message verbosity modification can be controlled by supplying start\_time and end\_time.
- Enables at one time any, or all, standard debug features of the VIP:
  - ◆ Transaction Trace File generation
  - ◆ Transaction Reporting enabled in the transcript
  - ◆ PA database generation enabled
  - ♦ Debug Port enabled
  - ◆ Optionally, generates a file name *svt\_model\_out.fsdb* when Verdi libraries are available

When the Debug feature is enabled, then all VIP instances that are enabled for debug will have their messages routed to a file named *svt\_debug.transcript*.

# A.3 Enabling and Specifying Debug Automation Features

Debug Automation is enabled through the use of a run-time plusarg named +svt\_debug\_opts. This plusarg accepts an optional string-based specification to control various aspects Debug Automation. If this

command control specification is not supplied, then the feature will default to being enabled on all VIP instances with the default options listed as follows:

Note the following about the plusarg:

- ❖ The command control string is a comma separated string that is split into the multiple fields.
- ❖ All fields are optional and can be supplied in any order.

The command control string uses the following format (white space is disallowed):

inst:<inst>, type:<string>, feature:<string>, start\_time:<longint>, end\_time:<longint>, verb
osity:<string>

The following table explains each control string:

Table A-1 Control Strings for Debug Automation plusarg

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| inst       | Identifies the VIP instance to apply the debug automation features. Regular expressions can be used to identify multiple VIP instances. If this value is not supplied, and if a type value is not supplied, then the debug automation feature will be enabled on all VIP instances.                                                                                                                                                                                                                                   |
| type       | Identifies a class type to apply the debug automation features. When this value is supplied then debug automation will be enabled for all instances of this class type.                                                                                                                                                                                                                                                                                                                                               |
| feature    | Identifies a sub-feature that can be defined by VIP designers to identify smaller grouping of functionality that is specific to that title. The definition and implementation of this field is left to VIP designers, and by default it has no effect on the debug automation feature. (Specific to VIP titles)                                                                                                                                                                                                       |
| start_time | Identifies when the debug verbosity settings will be applied. The time must be supplied in terms of the timescale that the VIP is compiled. If this value is not supplied, then the verbosity settings will be applied at time zero.                                                                                                                                                                                                                                                                                  |
| end_time   | Identifies when the debug verbosity settings will be removed. The time must be supplied in terms of the timescale that the VIP is compiled. If this value is not supplied, then the debug verbosity remains in effect until the end of the simulation.                                                                                                                                                                                                                                                                |
| verbosity  | Message verbosity setting that is applied at the start_time. Two values are accepted in all methodologies: DEBUG and VERBOSE. UVM and OVM users can also supply the verbosity that is native to their respective methodologies (UVM_HIGH/UVM_FULL and OVM_HIGH/OVM_FULL). If this value is not supplied then the verbosity defaults to DEBUG/UVM_HIGH/OVM_HIGH. When this feature is enabled, then all VIP instances that are enabled for debug will have their messages routed to a file named svt_debug.transcript. |

#### **Examples:**

Enable on all VIP instances with default options:

+svt\_debug\_opts

Enable on all instances:

- containing the string "endpoint" with a verbosity of UVM\_HIGH
- starting at time zero (default) until the end of the simulation (default):

+svt\_debug\_opts=inst:/.\*endpoint.\*/,verbosity:UVM\_HIGH

Enable on all instances:

starting at time 1000 until time 1500:

+svt\_debug\_opts=start\_time:1000,end\_time:1500,verbosity:VERBOSE

Enable debug feature on all instances using default options:

❖ By setting the macro SVT\_DEBUG\_OPTS to 1 in the command line, the debug feature is enabled on all instances using default options. The macro will enable the XMLs and Trace files.

gmake <testname> SVT\_DEBUG\_OPTS=1 PA=FSDB



The SVT\_DEBUG\_OPTS option is available through the installed VIP examples, but if required, in customer environments, then a similar feature should be added to their environment.

The PA=FSDB option is available in public examples and is required to enable Verdi libraries, and that when this option is used, then the Debug Opts file will record VIP activity to a file named svt\_model\_log.fsdb.

In addition, the SVT Automated Debug feature will enable waveform generation to an FSDB file, if the Verdi libraries are available. When enabled this feature, it should cause the simulator to dump waveform information only for the VIP interfaces.

When this feature is enabled then all VIP instances that have been enabled for debug will have their messages routed to a file named svt\_debug.transcript.

## A.4 Debug Automation Outputs

The Automated Debug feature generates a *svt\_debug.out* file. It records important information about the debug feature itself, and data about the environment that the VIPs are operating in. This file records the following information:

- ❖ The compiled timeunit for the SVT package
- ❖ The compiled timeunit for each SVT VIP package
- Version information for the SVT library
- Version information for each SVT VIP
- Every SVT VIP instance, and whether the VIP instance has been enabled for debug
- ❖ For every SVT VIP enabled for debug, a list of configuration properties that have been modified to enable debug will be listed
- A list of all methodology phases will be recorded, along with the start time for each phase

The following are the output files generated:

- svt\_debug.out: It records important information about the debug feature itself, and data about the environment that the VIPs are operating. One file is optionally created when this feature is enabled, depending on if the Verdi libraries are available.
- svt\_debug.transcript: Log files generated by the simulation run.
- \* svt\_model\_log.fsdb: Contains PA FSDB information (if the VIP supports this), and which contains other recorded activity. The additional information records signal activity associated with the VIP interface, TLM input (through SIPP ports), other TLM output activity, configurations applied to the VIP, and all callback activity (recorded by before and after callback execution).

#### A.5 FSDB File Generation

To enable FSDB writing capabilities, the simulator compile-time options and environment must be updated to enable this. The steps to enable this are specific to the simulator being used (the {LINUX/LINUX64} label

needs to be replaced based on the platform being used). The ability to write to an FSDB file requires that the user supplies the Verdi dumper libraries when they compile their testbench. If these are not supplied then the VIP will not be enabled to generate the <code>svt\_model\_log.fsdb</code> file.

#### A.5.1 VCS

The following must be added to the compile-time command:

```
-debug_access
```

For more information on how to set the FSDB dumping libraries, see Appendix B section in *Linking Novas Files with Simulators and Enabling FSDB Dumping* guide available at: \$VERDI\_HOME/doc/linking\_dumping.pdf.

#### A.5.2 Questa

The following must be added to the compile-time command:

```
+define+SVT_FSDB_ENABLE -pli novas_fli.so
```

#### A.5.3 Incisive

The following must be added to the compile-time command:

```
+define+SVT_FSDB_ENABLE -access +r
```

#### A.6 Initial Customer Information

Follow these steps when you call the Synopsys Support Center:

- 1. Before you contact technical support, be prepared to provide the following:
  - ★ A description of the issue under investigation.
  - ★ A description of your verification environment.

Enable the Debug Opts feature. For more information, see the "Debug Automation" on page 91.

# A.7 Sending Debug Information to Synopsys

To help you debug testing issues, follow the given instructions to pack all pertinent debug information into one file which you can send to Synopsys (or to other users in your company):

- 1. Create a description of the issue under investigation. Include the simulation time and bus cycle of the failure, as well as any error or warning messages that are part of the failure.
- 2. Create a description of your verification environment. Assemble information about your simulation environment, making sure to include:
  - ♦ OS type and version
  - ◆ Testbench language (SystemVerilog or Verilog)
  - ♦ Simulator and version
  - ♦ DUT languages (Verilog)
- 3. Use the VIP case submittal tool to pack a file with the appropriate debug information. It has the following usage syntax:

```
$DESIGNWARE_HOME/bin/snps_vip_debug [-directory <path>]
```

The tool will generate a "<username>.<uniqid>.svd" file in the current directory. The following files are packed into a single file:

- ♦ FSDB
- ♦ HISTL
- ♦ MISC
- ♦ SLID
- ♦ SVTO
- ♦ SVTX
- ♦ TRACE
- ♦ VCD
- ♦ VPD
- ♦ XML

If any one of the above files are present, then the files will be saved in the "<username>.<uniqid>.svd" in the current directory. The simulation transcript file will not be part of this and it will be saved separately.

The -directory switch can be specified to select an alternate source directory.

- 4. You will be prompted by the case submittal tool with the option to include additional files within the SVD file. The simulation transcript files cannot be automatically identified and it must be provided during this step.
- 5. The case submittal tool will display options on how to send the file to Synopsys.

#### A.8 Limitations

Enabling DEBUG or VERBOSE verbosity is an expensive operation, both in terms of runtime and disk space utilization. The following steps can be used to minimize this cost:

- Only enable the VIP instance necessary for debug. By default, the +svt\_debug\_opts command enables Debug Opts on all instances, but the 'inst' argument can be used to select a specific instance.
- Use the start\_time and end\_time arguments to limit the verbosity changes to the specific time window that needs to be debugged.